Kyösti Mälkki (kyosti.malkki@gmail.com) just uploaded a new patch set to gerrit, which you can find at http://review.coreboot.org/1237
-gerrit
commit f17a005cbca5878154f986d7b95fcc146968a93e Author: Kyösti Mälkki kyosti.malkki@gmail.com Date: Wed Jul 18 10:05:01 2012 +0300
Intel SCH northbridge: fix resource index
Change-Id: If131ac9df89080faccd8ed952d6fc019483b5b2e Signed-off-by: Kyösti Mälkki kyosti.malkki@gmail.com --- src/northbridge/intel/sch/northbridge.c | 6 +++--- 1 files changed, 3 insertions(+), 3 deletions(-)
diff --git a/src/northbridge/intel/sch/northbridge.c b/src/northbridge/intel/sch/northbridge.c index 047d7da..581f97c 100644 --- a/src/northbridge/intel/sch/northbridge.c +++ b/src/northbridge/intel/sch/northbridge.c @@ -79,7 +79,7 @@ static void add_fixed_resources(struct device *dev, int index) u32 pcie_config_base, pcie_config_size;
printk(BIOS_DEBUG, "Adding UMA memory area\n"); - resource = new_resource(dev, index); + resource = new_resource(dev, index++); resource->base = (resource_t) uma_memory_base; resource->size = (resource_t) uma_memory_size; resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE | @@ -87,7 +87,7 @@ static void add_fixed_resources(struct device *dev, int index)
if (get_pcie_bar(&pcie_config_base, &pcie_config_size)) { printk(BIOS_DEBUG, "Adding PCIe config bar\n"); - resource = new_resource(dev, index + 1); + resource = new_resource(dev, index++); resource->base = (resource_t) pcie_config_base; resource->size = (resource_t) pcie_config_size; resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE | @@ -95,7 +95,7 @@ static void add_fixed_resources(struct device *dev, int index) }
printk(BIOS_DEBUG, "Adding CMC shadow area\n"); - resource = new_resource(dev, index + 1); + resource = new_resource(dev, index++); resource->base = (resource_t) CMC_SHADOW; resource->size = (resource_t) (64 * 1024); resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |