Hello,
I'm trying to understand i855pm code, and reading reset_test.c, I see: #define MCH_DRC 0x70
whereas the 252613.pdf I downloaded from intel web site, at: http://www.intel.com/Assets/PDF/datasheet/252613.pdf "Intel(R) 855PM Chipset Memory Controller Hub (MCH) DDR 200/266 MHz Datasheet" revision 003, page 71, has the following:
3.7.20. DRC – DRAM Controller Mode Register – Device #0 Offset: 7C-7Fh Default: 1000_0001h Access: Read/Write Size: 32 bits
So what am I missing in the 0x70h versus 0x7Ch difference ?
Could someone please gently enlighten me ?