On Wed, Mar 5, 2008 at 5:22 AM, Carl-Daniel Hailfinger c-d.hailfinger.devel.2006@gmx.net wrote:
If you look at the dbe61 dts, you can see the same settings except that dbe61 additionally sets com2_irq = "4".
and there is a good question. I might have misread the v2 code, I will have to go back and check.
But will com2 still interrupt on irq 3 no matter what? I'm never sure how things go on this chipset.
ron