Angel Pons has uploaded this change for review. ( https://review.coreboot.org/c/coreboot/+/44219 )
Change subject: cpu/intel/socket_BGA956: Order entries ......................................................................
cpu/intel/socket_BGA956: Order entries
Group lines by stages, then subdirs, then microcode. Within groups, order in ascending count of `../` in prefix and then alphabetically. Group CPU models separately from other subdirs, as they are special.
Tested with BUILD_TIMELESS=1, Roda RK9 remains identical.
Change-Id: I29e2ab3db9dceb64505a47d1493970f025b4bea0 Signed-off-by: Angel Pons th3fanbus@gmail.com --- M src/cpu/intel/socket_BGA956/Makefile.inc 1 file changed, 14 insertions(+), 12 deletions(-)
git pull ssh://review.coreboot.org:29418/coreboot refs/changes/19/44219/1
diff --git a/src/cpu/intel/socket_BGA956/Makefile.inc b/src/cpu/intel/socket_BGA956/Makefile.inc index 7656416..fb18f2e 100644 --- a/src/cpu/intel/socket_BGA956/Makefile.inc +++ b/src/cpu/intel/socket_BGA956/Makefile.inc @@ -1,15 +1,17 @@ -subdirs-y += ../model_1067x -subdirs-y += ../../x86/tsc -subdirs-y += ../../x86/mtrr -subdirs-y += ../../x86/lapic -subdirs-y += ../../x86/cache -subdirs-y += ../../x86/smm -subdirs-y += ../microcode -subdirs-y += ../hyperthreading -subdirs-y += ../speedstep - -bootblock-y += ../car/core2/cache_as_ram.S bootblock-y += ../car/bootblock.c -postcar-y += ../car/p4-netburst/exit_car.S +bootblock-y += ../car/core2/cache_as_ram.S
romstage-y += ../car/romstage.c + +postcar-y += ../car/p4-netburst/exit_car.S + +subdirs-y += ../model_1067x + +subdirs-y += ../hyperthreading +subdirs-y += ../microcode +subdirs-y += ../speedstep +subdirs-y += ../../x86/cache +subdirs-y += ../../x86/lapic +subdirs-y += ../../x86/mtrr +subdirs-y += ../../x86/smm +subdirs-y += ../../x86/tsc
Hello Patrick Georgi, Martin Roth, Patrick Rudolph,
I'd like you to reexamine a change. Please visit
https://review.coreboot.org/c/coreboot/+/44219
to look at the new patch set (#2).
Change subject: cpu/intel/socket_BGA956/Makefile.inc: Order entries ......................................................................
cpu/intel/socket_BGA956/Makefile.inc: Order entries
Group lines by stages, then subdirs, then microcode. Within groups, order in ascending count of `../` in prefix and then alphabetically. Group CPU models separately from other subdirs, as they are special.
Tested with BUILD_TIMELESS=1, Roda RK9 remains identical.
Change-Id: I29e2ab3db9dceb64505a47d1493970f025b4bea0 Signed-off-by: Angel Pons th3fanbus@gmail.com --- M src/cpu/intel/socket_BGA956/Makefile.inc 1 file changed, 14 insertions(+), 12 deletions(-)
git pull ssh://review.coreboot.org:29418/coreboot refs/changes/19/44219/2
Hello build bot (Jenkins), Patrick Georgi, Martin Roth, Patrick Rudolph,
I'd like you to reexamine a change. Please visit
https://review.coreboot.org/c/coreboot/+/44219
to look at the new patch set (#3).
Change subject: cpu/intel/socket_BGA956/Makefile.inc: Order entries ......................................................................
cpu/intel/socket_BGA956/Makefile.inc: Order entries
Group lines by stages, then subdirs, then microcode. Within groups, order in ascending count of `../` in prefix and then alphabetically. Group CPU models separately from other subdirs, as they are special.
Tested with BUILD_TIMELESS=1, Roda RK9 remains identical.
Change-Id: I29e2ab3db9dceb64505a47d1493970f025b4bea0 Signed-off-by: Angel Pons th3fanbus@gmail.com --- M src/cpu/intel/socket_BGA956/Makefile.inc 1 file changed, 14 insertions(+), 12 deletions(-)
git pull ssh://review.coreboot.org:29418/coreboot refs/changes/19/44219/3
Angel Pons has abandoned this change. ( https://review.coreboot.org/c/coreboot/+/44219 )
Change subject: cpu/intel/socket_BGA956/Makefile.inc: Order entries ......................................................................
Abandoned
Sorry, I ran out of patience and energy to care about these changes any longer.