the following patch was just integrated into master:
commit 9c65978f3849098ad54970bde55a46a133bc8d5a
Author: Edward O'Callaghan <eocallaghan(a)alterapraxis.com>
Date: Sun Jun 1 16:31:48 2014 +1000
mainboard/ibase/mb899: Trivial, Non-local header treated as local
Change-Id: I5cb496d0d582d3dc5c0c0635f632561f8a3dd853
Signed-off-by: Edward O'Callaghan <eocallaghan(a)alterapraxis.com>
Reviewed-on: http://review.coreboot.org/5897
Tested-by: build bot (Jenkins)
Reviewed-by: Idwer Vollering <vidwer(a)gmail.com>
See http://review.coreboot.org/5897 for details.
-gerrit
the following patch was just integrated into master:
commit a34a1da44d9b16c0515325cecd5b23d15ab9c2cf
Author: Edward O'Callaghan <eocallaghan(a)alterapraxis.com>
Date: Sun Jun 1 16:09:21 2014 +1000
northbridge/intel/i945/i945.h: Trivial, fixup header guards
Change-Id: Iff15ab436e5b7b4e189c7341e7c508faaef07a3a
Signed-off-by: Edward O'Callaghan <eocallaghan(a)alterapraxis.com>
Reviewed-on: http://review.coreboot.org/5896
Tested-by: build bot (Jenkins)
Reviewed-by: Idwer Vollering <vidwer(a)gmail.com>
See http://review.coreboot.org/5896 for details.
-gerrit
the following patch was just integrated into master:
commit ee62164bb2052b065e72c5202c221b600401e0bc
Author: Vladimir Serbinenko <phcoder(a)gmail.com>
Date: Sat Feb 8 19:00:54 2014 +0100
lenovo/x201: Fix order of SPI init.
The lock bit for UVSVC/LVSVC was set before both registers were programmed.
Change-Id: I000440db5c8dd2f260ebc1b69108b75621faf7b3
Signed-off-by: Vladimir Serbinenko <phcoder(a)gmail.com>
Reviewed-on: http://review.coreboot.org/5167
Tested-by: build bot (Jenkins)
Reviewed-by: Edward O'Callaghan <eocallaghan(a)alterapraxis.com>
Reviewed-by: Kyösti Mälkki <kyosti.malkki(a)gmail.com>
See http://review.coreboot.org/5167 for details.
-gerrit