Attention is currently required from: Tarun Tuli, Subrata Banik, Bora Guvendik.
build bot (Jenkins) has posted comments on this change. ( https://review.coreboot.org/c/coreboot/+/70165 )
Change subject: soc/intel/alderlake: Disable L1 substates for PCIe compliance test mode
......................................................................
Patch Set 1:
(1 comment)
Commit Message:
Robot Comment from checkpatch (run ID jenkins-coreboot-checkpatch-164877):
https://review.coreboot.org/c/coreboot/+/70165/comment/f7a272a1_2b843da8
PS1, Line 10: continous clock output.
'continous' may be misspelled - perhaps 'continuous'?
--
To view, visit
https://review.coreboot.org/c/coreboot/+/70165
To unsubscribe, or for help writing mail filters, visit
https://review.coreboot.org/settings
Gerrit-Project: coreboot
Gerrit-Branch: master
Gerrit-Change-Id: I2a3b313425e00fe11f616d964f825baaef463c71
Gerrit-Change-Number: 70165
Gerrit-PatchSet: 1
Gerrit-Owner: Bora Guvendik
bora.guvendik@intel.com
Gerrit-Reviewer: Bora Guvendik
bora.guvendik@intel.corp-partner.google.com
Gerrit-Reviewer: Subrata Banik
subratabanik@google.com
Gerrit-Reviewer: Tarun Tuli
taruntuli@google.com
Gerrit-CC: build bot (Jenkins)
no-reply@coreboot.org
Gerrit-Attention: Tarun Tuli
taruntuli@google.com
Gerrit-Attention: Subrata Banik
subratabanik@google.com
Gerrit-Attention: Bora Guvendik
bora.guvendik@intel.corp-partner.google.com
Gerrit-Comment-Date: Tue, 29 Nov 2022 23:55:21 +0000
Gerrit-HasComments: Yes
Gerrit-Has-Labels: No
Gerrit-MessageType: comment