Subrata Banik has posted comments on this change. ( https://review.coreboot.org/c/coreboot/+/48295 )
Change subject: mb/google/brya: Initiate peripheral buses
......................................................................
Patch Set 2:
Patch Set 2:
Patch Set 2:
Patch Set 2:
@Subrata, I found fspUpd has PcieClkSrcUsage[18],
Its for unified FSP between ADL-S and P, thats the reason might be but you don't need more than 7 i believe
and schematic has 0-9B. Is 9B map to PcieClkSrcUsage[10]?
what is 9B ?
GPP_A12/SATAXPCIE1/SATAGP1/SRCCLKREQ9B#
looks like you have CLK REQ 9 so, PcieClkSrcUsage[9] but need to verify ur CLKSRC.
--
To view, visit
https://review.coreboot.org/c/coreboot/+/48295
To unsubscribe, or for help writing mail filters, visit
https://review.coreboot.org/settings
Gerrit-Project: coreboot
Gerrit-Branch: master
Gerrit-Change-Id: I3a828bfb3ba4ee9a9b41cd4e83701672e5ef85bf
Gerrit-Change-Number: 48295
Gerrit-PatchSet: 2
Gerrit-Owner: EricR Lai
ericr_lai@compal.corp-partner.google.com
Gerrit-Reviewer: Furquan Shaikh
furquan@google.com
Gerrit-Reviewer: Subrata Banik
subrata.banik@intel.com
Gerrit-Reviewer: Tim Wawrzynczak
twawrzynczak@chromium.org
Gerrit-CC: build bot (Jenkins)
no-reply@coreboot.org
Gerrit-Comment-Date: Fri, 04 Dec 2020 07:57:55 +0000
Gerrit-HasComments: No
Gerrit-Has-Labels: No
Gerrit-MessageType: comment