build bot (Jenkins) has posted comments on this change. ( https://review.coreboot.org/c/coreboot/+/74399 )
Change subject: cpu,soc/intel: Separate single SSDT CPU entry
......................................................................
Patch Set 2: Verified+1
(1 comment)
File src/cpu/intel/haswell/acpi.c:
Robot Comment from checkpatch (run ID jenkins-coreboot-checkpatch-174177):
https://review.coreboot.org/c/coreboot/+/74399/comment/b470f861_a714fe07
PS2, Line 328: static void generate_cpu_entry(const struct device *device, int cpu, int core, int cores_per_package)
line length of 101 exceeds 100 columns
--
To view, visit
https://review.coreboot.org/c/coreboot/+/74399
To unsubscribe, or for help writing mail filters, visit
https://review.coreboot.org/settings
Gerrit-Project: coreboot
Gerrit-Branch: master
Gerrit-Change-Id: Ic75e8907de9730c6fdb06dbe799a7644fa90f904
Gerrit-Change-Number: 74399
Gerrit-PatchSet: 2
Gerrit-Owner: Kyösti Mälkki
kyosti.malkki@gmail.com
Gerrit-Reviewer: build bot (Jenkins)
no-reply@coreboot.org
Gerrit-CC: Angel Pons
th3fanbus@gmail.com
Gerrit-CC: Paul Menzel
paulepanter@mailbox.org
Gerrit-Comment-Date: Fri, 14 Apr 2023 08:54:39 +0000
Gerrit-HasComments: Yes
Gerrit-Has-Labels: Yes
Gerrit-MessageType: comment