[coreboot-gerrit] Patch merged into coreboot/master: skylake: re-enable PCIe L1 sub states

gerrit at coreboot.org gerrit at coreboot.org
Tue Jul 21 20:07:11 CEST 2015


the following patch was just integrated into master:
commit 27d153cabc899ab94ea28d3c7ce5ca56ecefb7ce
Author: Aaron Durbin <adurbin at chromium.org>
Date:   Mon Jul 13 13:50:34 2015 -0500

    skylake: re-enable PCIe L1 sub states
    
    All boards should have their L1 sub states working now so
    re-enable the defaults.
    
    BUG=chrome-os-partner:41861
    BRANCH=None
    TEST=Built and booted glados into OS. PCIe devices show up still.
    
    Change-Id: Ic040fa108a662e15bb97cf8b0961f0f56683e146
    Signed-off-by: Patrick Georgi <pgeorgi at chromium.org>
    Original-Commit-Id: 380491f8267e60c3c6bc62486aaf21e201fcfd36
    Original-Change-Id: Idc6923b1fdd1c20d463eb7782be112f90b9adbfd
    Original-Signed-off-by: Aaron Durbin <adurbin at chromium.org>
    Original-Reviewed-on: https://chromium-review.googlesource.com/285170
    Original-Reviewed-by: Duncan Laurie <dlaurie at chromium.org>
    Reviewed-on: http://review.coreboot.org/10989
    Tested-by: build bot (Jenkins)
    Reviewed-by: Aaron Durbin <adurbin at chromium.org>


See http://review.coreboot.org/10989 for details.

-gerrit



More information about the coreboot-gerrit mailing list