[SeaBIOS] USB timeout on ALIX.2C2 (CS5536)

Евгени Димитров evgeni.dimitrov at gmail.com
Wed Jan 4 14:57:33 CET 2017


Hi,

I'm testing Coreboot with SeaBIOS as payload on my old Alix.2C2. When
trying to boot from an USB device I get the following error:

Searching bootorder for: /pci at i0cf8/usb at f,5/storage at 2/*@0/*@0,0
Searching bootorder for: /pci at i0cf8/usb at f,5/usb-*@2
ehci_send_pipe qh=0x000ecf00 dir=0 data=0x00006cf9 size=31
ehci_send_pipe qh=0x000ecf80 dir=128 data=0x00006dc4 size=36
ehci_send_pipe qh=0x000ecf80 dir=128 data=0x00006cec size=13
WARNING - Timeout at ehci_wait_td:516!
ehci pipe=0x000ecf80 cur=00000000 tok=00000000 next=6b40 td=0x00006b40
status=d0d80
USB transmission failed
Unable to configure USB MSC drive.
phys_free f6030 (detail=0x0f7688a0)
Unable to configure USB MSC device.

Google found a thread from 2012 [1] where someone had the same problem with
this particular chipset. Unfortunately he was unable to resolve the issue.

Attached you will find the complete logs from both Coreboot and SeaBIOS.

[1] https://www.coreboot.org/pipermail/coreboot/2012-October/071629.html
-------------- next part --------------
An HTML attachment was scrubbed...
URL: <http://www.coreboot.org/pipermail/seabios/attachments/20170104/1decf413/attachment-0001.html>
-------------- next part --------------
coreboot-4.5-753-g6c20b65-dirty-none Tue Jan  3 23:27:51 UTC 2017 romstage starting...
MSR GLCP_SYS_RSTPLL (4c000014) value is 0000059c:0000182e
Configuring PLL.


coreboot-4.5-753-g6c20b65-dirty-none Tue Jan  3 23:27:51 UTC 2017 romstage starting...
MSR GLCP_SYS_RSTPLL (4c000014) value is 0000059c:07de002e
PLL configured.
Castle 2.0 BTM periodic sync period.
Enable Quack for fewer re-RAS on the MC
 GLIU port active enable
Set the Delay Control in GLCP
spd_read_byte dev 50 addr 0d returns 08
spd_read_byte dev 50 addr 05 returns 01
spd_read_byte dev 51 returns 0xff
Enable RSDC
FPU imprecise exceptions bit
Enable Suspend on HLT & PAUSE instructions
Enable SUSP and allow TSC to run in Suspend
Setup throttling delays to proper mode
Done cpuRegInit
Ram1.00
Ram2.00
 * sdram_set_spd_register
spd_read_byte dev 50 addr 15 returns ff
 * Check DIMM 0
 * Check DIMM 1
spd_read_byte dev 51 returns 0xff
 * Check DDR MAX
spd_read_byte dev 50 addr 09 returns 0a
spd_read_byte dev 51 returns 0xff
 * AUTOSIZE DIMM 0
 * Check present
spd_read_byte dev 50 addr 02 returns 07
 * MODBANKS
spd_read_byte dev 50 addr 05 returns 01
 * FIELDBANKS
spd_read_byte dev 50 addr 11 returns 04
 * SPDNUMROWS
spd_read_byte dev 50 addr 03 returns 03
spd_read_byte dev 50 addr 04 returns 0a
 * SPDBANKDENSITY
spd_read_byte dev 50 addr 1f returns 40
 * DIMMSIZE
 * BEFORT CTZ
 * TEST DIMM SIZE > 8
 * PAGESIZE
spd_read_byte dev 50 addr 04 returns 0a
 * MAXCOLADDR
 * >12address test
 * RDMSR CF07
 * WRMSR CF07
 * ALL DONE
 * AUTOSIZE DIMM 1
 * Check present
spd_read_byte dev 51 returns 0xff
 * set cas latency
spd_read_byte dev 50 addr 12 returns 10
spd_read_byte dev 50 addr 17 returns 3c
spd_read_byte dev 50 addr 19 returns 4b
spd_read_byte dev 51 returns 0xff
 * set all latency
spd_read_byte dev 50 addr 1e returns 28
spd_read_byte dev 51 returns 0xff
spd_read_byte dev 50 addr 1b returns 0f
spd_read_byte dev 51 returns 0xff
spd_read_byte dev 50 addr 1d returns 0f
spd_read_byte dev 51 returns 0xff
spd_read_byte dev 50 addr 1c returns 0a
spd_read_byte dev 51 returns 0xff
spd_read_byte dev 50 addr 2a returns 46
spd_read_byte dev 51 returns 0xff
 * set emrs
spd_read_byte dev 50 addr 16 returns ff
spd_read_byte dev 51 returns 0xff
 * set ref rate
spd_read_byte dev 50 addr 0c returns 3a
spd_read_byte dev 51 returns 0xff
Ram3
 * DRAM controller init done.

RAM DLL lock
Ram4
POST 02
Past wbinvd
CBFS: 'Master Header Locator' located CBFS at [100:7ffc0)
CBFS: Locating 'fallback/ramstage'
CBFS: Found @ offset 4680 size 91c6


coreboot-4.5-753-g6c20b65-dirty-none Tue Jan  3 23:27:51 UTC 2017 ramstage starting...
BS: BS_PRE_DEVICE times (us): entry 0 run 3 exit 0
BS: BS_DEV_INIT_CHIPS times (us): entry 0 run 3 exit 0
Enumerating buses...
Show all devs... Before device enumeration.
Root Device: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:01.0: enabled 1
PCI: 00:01.1: enabled 1
PCI: 00:0f.0: enabled 1
PCI: 00:0f.1: enabled 1
PCI: 00:0f.2: enabled 1
PCI: 00:0f.4: enabled 1
PCI: 00:0f.5: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
Compare with tree...
Root Device: enabled 1
 DOMAIN: 0000: enabled 1
  PCI: 00:01.0: enabled 1
  PCI: 00:01.1: enabled 1
  PCI: 00:0f.0: enabled 1
  PCI: 00:0f.1: enabled 1
  PCI: 00:0f.2: enabled 1
  PCI: 00:0f.4: enabled 1
  PCI: 00:0f.5: enabled 1
 CPU_CLUSTER: 0: enabled 1
  APIC: 00: enabled 1
Root Device scanning...
root_dev_scan_bus for Root Device
>> Entering northbridge.c: enable_dev with path 6
>> Entering northbridge.c: pci_domain_enable
Enter northbridge_init_early
writeglmsr: MSR 0x10000020, val 0x20000000:0x000fff80
writeglmsr: MSR 0x10000021, val 0x20000000:0x080fffe0
sizeram: _MSR MC_CF07_DATA: 10076013:00061a40
sizeram: sizem 0x100MB
SysmemInit: enable for 256MBytes
usable RAM: 268304383 bytes
SysmemInit: MSR 0x10000028, val 0x2000000f:0xfdf00100
sizeram: _MSR MC_CF07_DATA: 10076013:00061a40
sizeram: sizem 0x100MB
SMMGL0Init: 268304384 bytes
SMMGL0Init: offset is 0x80400000
SMMGL0Init: MSR 0x10000026, val 0x28fbe080:0x400fffe0
writeglmsr: MSR 0x10000080, val 0x00000000:0x00000003
writeglmsr: MSR 0x40000020, val 0x20000000:0x000fff80
writeglmsr: MSR 0x40000021, val 0x20000000:0x080fffe0
sizeram: _MSR MC_CF07_DATA: 10076013:00061a40
sizeram: sizem 0x100MB
SysmemInit: enable for 256MBytes
usable RAM: 268304383 bytes
SysmemInit: MSR 0x4000002a, val 0x2000000f:0xfdf00100
SMMGL1Init:
SMMGL1Init: MSR 0x40000023, val 0x20000080:0x400fffe0
writeglmsr: MSR 0x40000080, val 0x00000000:0x00000001
writeglmsr: MSR 0x400000e3, val 0x60000000:0x033000f0
CPU_RCONF_DEFAULT (1808): 0x25FFFC02:0x10FFDF00
CPU_RCONF_BYPASS (180A): 0x00000000 : 0x00000000
L2 cache enabled
Enabling cache
GLPCI R1: system msr.lo 0x00100130 msr.hi 0x0ffdf000
GLPCI R2: system msr.lo 0x80400120 msr.hi 0x8041f000
Exit northbridge_init_early
Done cpubug fixes
Not Doing ChipsetFlashSetup()
Preparing for VSA...
Real mode stub @00000600: 867 bytes
CBFS: 'Master Header Locator' located CBFS at [100:7ffc0)
CBFS: Locating 'vsa'
CBFS: Found @ offset 1dbc0 size e0bc
VSA: Buffer @00060000 *[0k]=ba
VSA: Signature *[0x20-0x23] is b0:10:e6:80
Calling VSA module...
... VSA module returned.
VSM: VSA2 VR signature verified.
Graphics init...
VRC_VG value: 0x2808
DOMAIN: 0000 enabled
>> Entering northbridge.c: enable_dev with path 7
CPU_CLUSTER: 0 enabled
DOMAIN: 0000 scanning...
PCI: pci_scan_bus for bus 00
>> Entering northbridge.c: enable_dev with path 2
PCI: 00:01.0 [1022/2080] ops
PCI: 00:01.0 [1022/2080] enabled
>> Entering northbridge.c: enable_dev with path 2
PCI: 00:01.1 [1022/2081] enabled
PCI: 00:01.2 [1022/2082] enabled
PCI: 00:09.0 [1106/3053] enabled
PCI: 00:0b.0 [1106/3053] enabled
cs5536: southbridge_enable: dev is 00111740
PCI: 00:0f.0 [1022/2090] bus ops
PCI: 00:0f.0 [1022/2090] enabled
cs5536: southbridge_enable: dev is 001116a0
PCI: Static device PCI: 00:0f.1 not found, disabling it.
cs5536: southbridge_enable: dev is 00111600
PCI: 00:0f.2 [1022/209a] ops
PCI: 00:0f.2 [1022/209a] enabled
PCI: 00:0f.3 [1022/2093] enabled
cs5536: southbridge_enable: dev is 00111560
PCI: 00:0f.4 [1022/2094] enabled
cs5536: southbridge_enable: dev is 001114c0
PCI: 00:0f.5 [1022/2095] enabled
PCI: 00:0f.6 [1022/2096] enabled
PCI: 00:0f.7 [1022/2097] enabled
PCI: 00:0f.0 scanning...
scan_smbus for PCI: 00:0f.0
scan_smbus for PCI: 00:0f.0 done
scan_bus: scanning of bus PCI: 00:0f.0 took 7746 usecs
scan_bus: scanning of bus DOMAIN: 0000 took 95411 usecs
root_dev_scan_bus for Root Device done
scan_bus: scanning of bus Root Device took 334396 usecs
done
BS: BS_DEV_ENUMERATE times (us): entry 0 run 396612 exit 0
found VGA at PCI: 00:01.1
Setting up VGA for PCI: 00:01.1
Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000
Setting PCI_BRIDGE_CTL_VGA for bridge Root Device
Allocating resources...
Reading resources...
Root Device read_resources bus 0 link: 0
DOMAIN: 0000 read_resources bus 0 link: 0
DOMAIN: 0000 read_resources bus 0 link: 0 done
CPU_CLUSTER: 0 read_resources bus 0 link: 0
CPU_CLUSTER: 0 read_resources bus 0 link: 0 done
Root Device read_resources bus 0 link: 0 done
Done reading resources.
Show resources in subtree (Root Device)...After reading.
 Root Device child on link 0 DOMAIN: 0000
  DOMAIN: 0000 child on link 0 PCI: 00:01.0
  DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffff flags 40040100 index 10000000
  DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffffffff flags 40040200 index 10000100
   PCI: 00:01.0
   PCI: 00:01.0 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 10
   PCI: 00:01.1
   PCI: 00:01.1 resource base 0 size 1000000 align 24 gran 24 limit ffffffff flags 200 index 10
   PCI: 00:01.1 resource base 0 size 4000 align 14 gran 14 limit ffffffff flags 200 index 14
   PCI: 00:01.1 resource base 0 size 4000 align 14 gran 14 limit ffffffff flags 200 index 18
   PCI: 00:01.1 resource base 0 size 4000 align 14 gran 14 limit ffffffff flags 200 index 1c
   PCI: 00:01.1 resource base 0 size 4000 align 14 gran 14 limit ffffffff flags 200 index 20
   PCI: 00:01.2
   PCI: 00:01.2 resource base 0 size 4000 align 14 gran 14 limit ffffffff flags 200 index 10
   PCI: 00:09.0
   PCI: 00:09.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 10
   PCI: 00:09.0 resource base 0 size 100 align 12 gran 8 limit ffffffff flags 200 index 14
   PCI: 00:0b.0
   PCI: 00:0b.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 10
   PCI: 00:0b.0 resource base 0 size 100 align 12 gran 8 limit ffffffff flags 200 index 14
   PCI: 00:0f.0
   PCI: 00:0f.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 10
   PCI: 00:0f.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 14
   PCI: 00:0f.0 resource base 0 size 40 align 6 gran 6 limit ffff flags 100 index 18
   PCI: 00:0f.0 resource base 0 size 20 align 5 gran 5 limit ffff flags 100 index 1c
   PCI: 00:0f.0 resource base 0 size 80 align 7 gran 7 limit ffff flags 100 index 20
   PCI: 00:0f.0 resource base 0 size 40 align 6 gran 6 limit ffff flags 100 index 24
   PCI: 00:0f.0 resource base 0 size 1000 align 0 gran 0 limit ffff flags c0000100 index 1
   PCI: 00:0f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
   PCI: 00:0f.1
   PCI: 00:0f.2
   PCI: 00:0f.2 resource base 0 size 10 align 4 gran 4 limit ffff flags 100 index 20
   PCI: 00:0f.3
   PCI: 00:0f.3 resource base 0 size 80 align 7 gran 7 limit ffff flags 100 index 10
   PCI: 00:0f.4
   PCI: 00:0f.4 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10
   PCI: 00:0f.5
   PCI: 00:0f.5 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10
   PCI: 00:0f.6
   PCI: 00:0f.6 resource base 0 size 2000 align 13 gran 13 limit ffffffff flags 200 index 10
   PCI: 00:0f.7
   PCI: 00:0f.7 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10
  CPU_CLUSTER: 0 child on link 0 APIC: 00
   APIC: 00
DOMAIN: 0000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff
PCI: 00:09.0 10 *  [0x0 - 0xff] io
PCI: 00:0b.0 10 *  [0x400 - 0x4ff] io
PCI: 00:0f.0 14 *  [0x800 - 0x8ff] io
PCI: 00:0f.0 20 *  [0xc00 - 0xc7f] io
PCI: 00:0f.3 10 *  [0xc80 - 0xcff] io
PCI: 00:0f.0 18 *  [0x1000 - 0x103f] io
PCI: 00:0f.0 24 *  [0x1040 - 0x107f] io
PCI: 00:0f.0 1c *  [0x1080 - 0x109f] io
PCI: 00:0f.2 20 *  [0x10a0 - 0x10af] io
PCI: 00:0f.0 10 *  [0x10b0 - 0x10b7] io
PCI: 00:01.0 10 *  [0x10b8 - 0x10bb] io
DOMAIN: 0000 io: base: 10bc size: 10bc align: 8 gran: 0 limit: ffff done
DOMAIN: 0000 mem: base: 0 size: 0 align: 0 gran: 0 limit: ffffffff
PCI: 00:01.1 10 *  [0x0 - 0xffffff] mem
PCI: 00:01.1 14 *  [0x1000000 - 0x1003fff] mem
PCI: 00:01.1 18 *  [0x1004000 - 0x1007fff] mem
PCI: 00:01.1 1c *  [0x1008000 - 0x100bfff] mem
PCI: 00:01.1 20 *  [0x100c000 - 0x100ffff] mem
PCI: 00:01.2 10 *  [0x1010000 - 0x1013fff] mem
PCI: 00:0f.6 10 *  [0x1014000 - 0x1015fff] mem
PCI: 00:0f.4 10 *  [0x1016000 - 0x1016fff] mem
PCI: 00:0f.5 10 *  [0x1017000 - 0x1017fff] mem
PCI: 00:0f.7 10 *  [0x1018000 - 0x1018fff] mem
PCI: 00:09.0 14 *  [0x1019000 - 0x10190ff] mem
PCI: 00:0b.0 14 *  [0x101a000 - 0x101a0ff] mem
DOMAIN: 0000 mem: base: 101a100 size: 101a100 align: 24 gran: 0 limit: ffffffff done
avoid_fixed_resources: DOMAIN: 0000
avoid_fixed_resources:@DOMAIN: 0000 10000000 limit 0000ffff
avoid_fixed_resources:@DOMAIN: 0000 10000100 limit ffffffff
constrain_resources: PCI: 00:0f.0 01 base 00000000 limit 00000fff io (fixed)
constrain_resources: PCI: 00:0f.0 03 base fec00000 limit fec00fff mem (fixed)
avoid_fixed_resources:@DOMAIN: 0000 10000000 base 00001000 limit 0000ffff
avoid_fixed_resources:@DOMAIN: 0000 10000100 base fd000000 limit febfffff
Setting resources...
DOMAIN: 0000 io: base:1000 size:10bc align:8 gran:0 limit:ffff
PCI: 00:09.0 10 *  [0x1000 - 0x10ff] io
PCI: 00:0b.0 10 *  [0x1400 - 0x14ff] io
PCI: 00:0f.0 14 *  [0x1800 - 0x18ff] io
PCI: 00:0f.0 20 *  [0x1c00 - 0x1c7f] io
PCI: 00:0f.3 10 *  [0x1c80 - 0x1cff] io
PCI: 00:0f.0 18 *  [0x2000 - 0x203f] io
PCI: 00:0f.0 24 *  [0x2040 - 0x207f] io
PCI: 00:0f.0 1c *  [0x2080 - 0x209f] io
PCI: 00:0f.2 20 *  [0x20a0 - 0x20af] io
PCI: 00:0f.0 10 *  [0x20b0 - 0x20b7] io
PCI: 00:01.0 10 *  [0x20b8 - 0x20bb] io
DOMAIN: 0000 io: next_base: 20bc size: 10bc align: 8 gran: 0 done
DOMAIN: 0000 mem: base:fd000000 size:101a100 align:24 gran:0 limit:febfffff
PCI: 00:01.1 10 *  [0xfd000000 - 0xfdffffff] mem
PCI: 00:01.1 14 *  [0xfe000000 - 0xfe003fff] mem
PCI: 00:01.1 18 *  [0xfe004000 - 0xfe007fff] mem
PCI: 00:01.1 1c *  [0xfe008000 - 0xfe00bfff] mem
PCI: 00:01.1 20 *  [0xfe00c000 - 0xfe00ffff] mem
PCI: 00:01.2 10 *  [0xfe010000 - 0xfe013fff] mem
PCI: 00:0f.6 10 *  [0xfe014000 - 0xfe015fff] mem
PCI: 00:0f.4 10 *  [0xfe016000 - 0xfe016fff] mem
PCI: 00:0f.5 10 *  [0xfe017000 - 0xfe017fff] mem
PCI: 00:0f.7 10 *  [0xfe018000 - 0xfe018fff] mem
PCI: 00:09.0 14 *  [0xfe019000 - 0xfe0190ff] mem
PCI: 00:0b.0 14 *  [0xfe01a000 - 0xfe01a0ff] mem
DOMAIN: 0000 mem: next_base: fe01a100 size: 101a100 align: 24 gran: 0 done
Root Device assign_resources, bus 0 link: 0
>> Entering northbridge.c: pci_domain_set_resources
DOMAIN: 0000 assign_resources, bus 0 link: 0
PCI: 00:01.1 10 <- [0x00fd000000 - 0x00fdffffff] size 0x01000000 gran 0x18 mem
PCI: 00:01.1 14 <- [0x00fe000000 - 0x00fe003fff] size 0x00004000 gran 0x0e mem
PCI: 00:01.1 18 <- [0x00fe004000 - 0x00fe007fff] size 0x00004000 gran 0x0e mem
PCI: 00:01.1 1c <- [0x00fe008000 - 0x00fe00bfff] size 0x00004000 gran 0x0e mem
PCI: 00:01.1 20 <- [0x00fe00c000 - 0x00fe00ffff] size 0x00004000 gran 0x0e mem
PCI: 00:01.2 10 <- [0x00fe010000 - 0x00fe013fff] size 0x00004000 gran 0x0e mem
PCI: 00:09.0 10 <- [0x0000001000 - 0x00000010ff] size 0x00000100 gran 0x08 io
PCI: 00:09.0 14 <- [0x00fe019000 - 0x00fe0190ff] size 0x00000100 gran 0x08 mem
PCI: 00:0b.0 10 <- [0x0000001400 - 0x00000014ff] size 0x00000100 gran 0x08 io
PCI: 00:0b.0 14 <- [0x00fe01a000 - 0x00fe01a0ff] size 0x00000100 gran 0x08 mem
PCI: 00:0f.0 10 <- [0x00000020b0 - 0x00000020b7] size 0x00000008 gran 0x03 io
PCI: 00:0f.0 14 <- [0x0000001800 - 0x00000018ff] size 0x00000100 gran 0x08 io
PCI: 00:0f.0 18 <- [0x0000002000 - 0x000000203f] size 0x00000040 gran 0x06 io
PCI: 00:0f.0 1c <- [0x0000002080 - 0x000000209f] size 0x00000020 gran 0x05 io
PCI: 00:0f.0 20 <- [0x0000001c00 - 0x0000001c7f] size 0x00000080 gran 0x07 io
PCI: 00:0f.0 24 <- [0x0000002040 - 0x000000207f] size 0x00000040 gran 0x06 io
PCI: 00:0f.2 20 <- [0x00000020a0 - 0x00000020af] size 0x00000010 gran 0x04 io
PCI: 00:0f.3 10 <- [0x0000001c80 - 0x0000001cff] size 0x00000080 gran 0x07 io
PCI: 00:0f.4 10 <- [0x00fe016000 - 0x00fe016fff] size 0x00001000 gran 0x0c mem
PCI: 00:0f.5 10 <- [0x00fe017000 - 0x00fe017fff] size 0x00001000 gran 0x0c mem
PCI: 00:0f.6 10 <- [0x00fe014000 - 0x00fe015fff] size 0x00002000 gran 0x0d mem
PCI: 00:0f.7 10 <- [0x00fe018000 - 0x00fe018fff] size 0x00001000 gran 0x0c mem
DOMAIN: 0000 assign_resources, bus 0 link: 0
Root Device assign_resources, bus 0 link: 0
Done setting resources.
Show resources in subtree (Root Device)...After assigning values.
 Root Device child on link 0 DOMAIN: 0000
  DOMAIN: 0000 child on link 0 PCI: 00:01.0
  DOMAIN: 0000 resource base 1000 size 10bc align 8 gran 0 limit ffff flags 40040100 index 10000000
  DOMAIN: 0000 resource base fd000000 size 101a100 align 24 gran 0 limit febfffff flags 40040200 index 10000100
  DOMAIN: 0000 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index a
  DOMAIN: 0000 resource base c0000 size f720000 align 0 gran 0 limit 0 flags e0004200 index b
   PCI: 00:01.0
   PCI: 00:01.0 resource base 20b8 size 4 align 2 gran 2 limit 20bb flags 40000100 index 10
   PCI: 00:01.1
   PCI: 00:01.1 resource base fd000000 size 1000000 align 24 gran 24 limit fdffffff flags 60000200 index 10
   PCI: 00:01.1 resource base fe000000 size 4000 align 14 gran 14 limit fe003fff flags 60000200 index 14
   PCI: 00:01.1 resource base fe004000 size 4000 align 14 gran 14 limit fe007fff flags 60000200 index 18
   PCI: 00:01.1 resource base fe008000 size 4000 align 14 gran 14 limit fe00bfff flags 60000200 index 1c
   PCI: 00:01.1 resource base fe00c000 size 4000 align 14 gran 14 limit fe00ffff flags 60000200 index 20
   PCI: 00:01.2
   PCI: 00:01.2 resource base fe010000 size 4000 align 14 gran 14 limit fe013fff flags 60000200 index 10
   PCI: 00:09.0
   PCI: 00:09.0 resource base 1000 size 100 align 8 gran 8 limit 10ff flags 60000100 index 10
   PCI: 00:09.0 resource base fe019000 size 100 align 12 gran 8 limit fe0190ff flags 60000200 index 14
   PCI: 00:0b.0
   PCI: 00:0b.0 resource base 1400 size 100 align 8 gran 8 limit 14ff flags 60000100 index 10
   PCI: 00:0b.0 resource base fe01a000 size 100 align 12 gran 8 limit fe01a0ff flags 60000200 index 14
   PCI: 00:0f.0
   PCI: 00:0f.0 resource base 20b0 size 8 align 3 gran 3 limit 20b7 flags 60000100 index 10
   PCI: 00:0f.0 resource base 1800 size 100 align 8 gran 8 limit 18ff flags 60000100 index 14
   PCI: 00:0f.0 resource base 2000 size 40 align 6 gran 6 limit 203f flags 60000100 index 18
   PCI: 00:0f.0 resource base 2080 size 20 align 5 gran 5 limit 209f flags 60000100 index 1c
   PCI: 00:0f.0 resource base 1c00 size 80 align 7 gran 7 limit 1c7f flags 60000100 index 20
   PCI: 00:0f.0 resource base 2040 size 40 align 6 gran 6 limit 207f flags 60000100 index 24
   PCI: 00:0f.0 resource base 0 size 1000 align 0 gran 0 limit ffff flags c0000100 index 1
   PCI: 00:0f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
   PCI: 00:0f.1
   PCI: 00:0f.2
   PCI: 00:0f.2 resource base 20a0 size 10 align 4 gran 4 limit 20af flags 60000100 index 20
   PCI: 00:0f.3
   PCI: 00:0f.3 resource base 1c80 size 80 align 7 gran 7 limit 1cff flags 60000100 index 10
   PCI: 00:0f.4
   PCI: 00:0f.4 resource base fe016000 size 1000 align 12 gran 12 limit fe016fff flags 60000200 index 10
   PCI: 00:0f.5
   PCI: 00:0f.5 resource base fe017000 size 1000 align 12 gran 12 limit fe017fff flags 60000200 index 10
   PCI: 00:0f.6
   PCI: 00:0f.6 resource base fe014000 size 2000 align 13 gran 13 limit fe015fff flags 60000200 index 10
   PCI: 00:0f.7
   PCI: 00:0f.7 resource base fe018000 size 1000 align 12 gran 12 limit fe018fff flags 60000200 index 10
  CPU_CLUSTER: 0 child on link 0 APIC: 00
   APIC: 00
Done allocating resources.
BS: BS_DEV_RESOURCES times (us): entry 0 run 1042850 exit 0
Enabling resources...
PCI: 00:01.0 cmd <- 05
PCI: 00:01.1 subsystem <- 0000/0000
PCI: 00:01.1 cmd <- 03
PCI: 00:01.2 cmd <- 02
PCI: 00:09.0 cmd <- 83
PCI: 00:0b.0 cmd <- 83
PCI: 00:0f.0 cmd <- 09
PCI: 00:0f.2 cmd <- 01
PCI: 00:0f.3 cmd <- 01
PCI: 00:0f.4 subsystem <- 0000/0000
PCI: 00:0f.4 cmd <- 02
PCI: 00:0f.5 subsystem <- 0000/0000
PCI: 00:0f.5 cmd <- 02
PCI: 00:0f.6 cmd <- 02
PCI: 00:0f.7 cmd <- 02
done.
BS: BS_DEV_ENABLE times (us): entry 0 run 37950 exit 0
Initializing devices...
Root Device init ...
Root Device init finished in 1913 usecs
CPU_CLUSTER: 0 init ...
>> Entering northbridge.c: cpu_bus_init
Initializing CPU #0
CPU: vendor AMD device 5a2
CPU: family 05, model 0a, stepping 02
geode_lx_init
Enabling cache
A20 (0x92): 2
A20 (0x92): 2
CPU geode_lx_init DONE
CPU #0 initialized
CPU_CLUSTER: 0 init finished in 22664 usecs
PCI: 00:01.0 init ...
>> Entering northbridge.c: northbridge_init
PCI: 00:01.0 init finished in 5920 usecs
PCI: 00:01.1 init ...
PCI: 00:01.1 init finished in 2005 usecs
PCI: 00:01.2 init ...
PCI: 00:01.2 init finished in 2004 usecs
PCI: 00:09.0 init ...
PCI: 00:09.0 init finished in 2004 usecs
PCI: 00:0b.0 init ...
PCI: 00:0b.0 init finished in 2004 usecs
PCI: 00:0f.0 init ...
cs5536: southbridge_init
RTC Init
GPIO_ADDR: 00001800
uarts_init: enable COM1
uarts_init: enable COM2
uarts_init: wrote COM2 address 0x2f8
uarts_init: set COM2 irq
uarts_init: set output enable
uarts_init: set OUTAUX1
uarts_init: set pullup COM2
uarts_init: COM2 enabled
cs5536: southbridge_init: enable_ide_nand_flash is 0
Disabling VPCI device: 0x80000900
Disabling VPCI device: 0x80007B00
PCI: 00:0f.0 init finished in 37877 usecs
PCI: 00:0f.2 init ...
cs5536_ide: ide_init
PCI: 00:0f.2 init finished in 3983 usecs
PCI: 00:0f.3 init ...
PCI: 00:0f.3 init finished in 2003 usecs
PCI: 00:0f.4 init ...
PCI: 00:0f.4 init finished in 2004 usecs
PCI: 00:0f.5 init ...
PCI: 00:0f.5 init finished in 2003 usecs
PCI: 00:0f.6 init ...
PCI: 00:0f.6 init finished in 2003 usecs
PCI: 00:0f.7 init ...
PCI: 00:0f.7 init finished in 2003 usecs
Devices initialized
Show all devs... After init.
Root Device: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:01.0: enabled 1
PCI: 00:01.1: enabled 1
PCI: 00:0f.0: enabled 1
PCI: 00:0f.1: enabled 0
PCI: 00:0f.2: enabled 1
PCI: 00:0f.4: enabled 1
PCI: 00:0f.5: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
PCI: 00:01.2: enabled 1
PCI: 00:09.0: enabled 1
PCI: 00:0b.0: enabled 1
PCI: 00:0f.3: enabled 1
PCI: 00:0f.6: enabled 1
PCI: 00:0f.7: enabled 1
CPU: 00: enabled 1
BS: BS_DEV_INIT times (us): entry 0 run 186944 exit 0
CBMEM:
IMD: root @ 0f7df000 254 entries.
IMD: root @ 0f7dec00 62 entries.
Moving GDT to 0f7dea00...ok
Finalize devices...
Devices finalized
BS: BS_POST_DEVICE times (us): entry 9323 run 3492 exit 0
BS: BS_OS_RESUME_CHECK times (us): entry 0 run 2 exit 0
Copying Interrupt Routing Table to 0x000f0000... done.
PIRQ Entry 0 Dev/Fn: 1 Slot: 0
INT: A link: 1 bitmap: 800  IRQ: 11
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
Assigning IRQ 11 to 0:1.2
PIRQ Entry 1 Dev/Fn: 9 Slot: 0
INT: A link: 2 bitmap: 400  IRQ: 10
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
Assigning IRQ 10 to 0:9.0
PIRQ Entry 2 Dev/Fn: A Slot: 0
INT: A link: 3 bitmap: 800  IRQ: 11
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
PIRQ Entry 3 Dev/Fn: B Slot: 0
INT: A link: 4 bitmap: 200  IRQ: 9
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
Assigning IRQ 9 to 0:b.0
PIRQ Entry 4 Dev/Fn: C Slot: 0
INT: A link: 1 bitmap: 800  IRQ: 11
INT: B link: 2 bitmap: 400  IRQ: 10
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
PIRQ Entry 5 Dev/Fn: E Slot: 0
INT: A link: 3 bitmap: 800  IRQ: 11
INT: B link: 4 bitmap: 200  IRQ: 9
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
PIRQ Entry 6 Dev/Fn: F Slot: 0
INT: A link: 1 bitmap: 800  IRQ: 11
INT: B link: 2 bitmap: 400  IRQ: 10
INT: C link: 3 bitmap: 800  IRQ: 11
INT: D link: 4 bitmap: 200  IRQ: 9
Assigning IRQ 9 to 0:f.4
Assigning IRQ 9 to 0:f.5
PIRQA: 11
PIRQB: 10
PIRQC: 11
PIRQD: 9
Copying Interrupt Routing Table to 0x0f7b5000... done.
PIRQ Entry 0 Dev/Fn: 1 Slot: 0
INT: A link: 1 bitmap: 800  IRQ: 11
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
Assigning IRQ 11 to 0:1.2
PIRQ Entry 1 Dev/Fn: 9 Slot: 0
INT: A link: 2 bitmap: 400  IRQ: 10
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
Assigning IRQ 10 to 0:9.0
PIRQ Entry 2 Dev/Fn: A Slot: 0
INT: A link: 3 bitmap: 800  IRQ: 11
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
PIRQ Entry 3 Dev/Fn: B Slot: 0
INT: A link: 4 bitmap: 200  IRQ: 9
INT: B link: 0 bitmap: 0  not routed
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
Assigning IRQ 9 to 0:b.0
PIRQ Entry 4 Dev/Fn: C Slot: 0
INT: A link: 1 bitmap: 800  IRQ: 11
INT: B link: 2 bitmap: 400  IRQ: 10
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
PIRQ Entry 5 Dev/Fn: E Slot: 0
INT: A link: 3 bitmap: 800  IRQ: 11
INT: B link: 4 bitmap: 200  IRQ: 9
INT: C link: 0 bitmap: 0  not routed
INT: D link: 0 bitmap: 0  not routed
PIRQ Entry 6 Dev/Fn: F Slot: 0
INT: A link: 1 bitmap: 800  IRQ: 11
INT: B link: 2 bitmap: 400  IRQ: 10
INT: C link: 3 bitmap: 800  IRQ: 11
INT: D link: 4 bitmap: 200  IRQ: 9
Assigning IRQ 9 to 0:f.4
Assigning IRQ 9 to 0:f.5
PIRQA: 11
PIRQB: 10
PIRQC: 11
PIRQD: 9
PIRQ table: 144 bytes.
smbios_write_tables: 0f7b4000
Root Device (PC Engines ALIX.2C)
DOMAIN: 0000 (AMD LX Northbridge)
PCI: 00:01.0 (AMD LX Northbridge)
PCI: 00:01.1 (AMD LX Northbridge)
PCI: 00:0f.0 (AMD Geode CS5536 Southbridge)
PCI: 00:0f.1 (AMD Geode CS5536 Southbridge)
PCI: 00:0f.2 (AMD Geode CS5536 Southbridge)
PCI: 00:0f.4 (AMD Geode CS5536 Southbridge)
PCI: 00:0f.5 (AMD Geode CS5536 Southbridge)
CPU_CLUSTER: 0 (AMD LX Northbridge)
APIC: 00 (unknown)
PCI: 00:01.2 (unknown)
PCI: 00:09.0 (unknown)
PCI: 00:0b.0 (unknown)
PCI: 00:0f.3 (unknown)
PCI: 00:0f.6 (unknown)
PCI: 00:0f.7 (unknown)
CPU: 00 (unknown)
SMBIOS tables: 336 bytes.
Writing table forward entry at 0x00000500
Wrote coreboot table at: 00000500, 0x10 bytes, checksum 9063
Writing coreboot table at 0x0f7b6000
 0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES
 1. 0000000000001000-000000000009ffff: RAM
 2. 00000000000c0000-000000000f7b3fff: RAM
 3. 000000000f7b4000-000000000f7dffff: CONFIGURATION TABLES
CBFS: 'Master Header Locator' located CBFS at [100:7ffc0)
FMAP: Found "FLASH" version 1.1 at 0.
FMAP: base = fff80000 size = 80000 #areas = 3
Wrote coreboot table at: 0f7b6000, 0x1cc bytes, checksum 11c0
coreboot table: 484 bytes.
IMD ROOT    0. 0f7df000 00001000
IMD SMALL   1. 0f7de000 00001000
CONSOLE     2. 0f7be000 00020000
COREBOOT    3. 0f7b6000 00008000
IRQ TABLE   4. 0f7b5000 00001000
SMBIOS      5. 0f7b4000 00000800
IMD small region:
  IMD ROOT    0. 0f7dec00 00000400
  GDT         1. 0f7dea00 00000200
BS: BS_WRITE_TABLES times (us): entry 0 run 398874 exit 0
CBFS: 'Master Header Locator' located CBFS at [100:7ffc0)
CBFS: Locating 'fallback/payload'
CBFS: Found @ offset dc40 size f752
Loading segment from ROM address 0xfff8dd78
  code (compression=1)
  New segment dstaddr 0xe1d00 memsize 0x1e300 srcaddr 0xfff8ddb0 filesize 0xf71a
Loading segment from ROM address 0xfff8dd94
  Entry Point 0x000ff06e
Bounce Buffer at 0f73b000, 493456 bytes
Loading Segment: addr: 0x00000000000e1d00 memsz: 0x000000000001e300 filesz: 0x000000000000f71a
lb: [0x0000000000100000, 0x000000000013c3c8)
Post relocation: addr: 0x00000000000e1d00 memsz: 0x000000000001e300 filesz: 0x000000000000f71a
using LZMA
[ 0x000e1d00, 00100000, 0x00100000) <- fff8ddb0
dest 000e1d00, end 00100000, bouncebuffer f73b000
Loaded segments
BS: BS_PAYLOAD_LOAD times (us): entry 0 run 192363 exit 0
Jumping to boot code at 000ff06e(0f7b6000)
CPU0: stack: 00113000 - 00114000, lowest used address 00113c20, stack used: 992 bytes
entry    = 0x000ff06e
lb_start = 0x00100000
lb_size  = 0x0003c3c8
buffer   = 0x0f73b000
-------------- next part --------------
SeaBIOS (version rel-1.10.0-10-g9332965)
BUILD: gcc: (coreboot toolchain v1.43 August 31st, 2016) 5.3.0 binutils: (GNU Binutils) 2.26.1
Attempting to find coreboot table
Found coreboot table forwarder.
Now attempting to find coreboot memory map
Add to e820 map: 00000000 00001000 2
Add to e820 map: 00001000 0009f000 1
Add to e820 map: 000c0000 0f6f4000 1
Add to e820 map: 0f7b4000 0002c000 2
Add to e820 map: 00000000 00004000 1
SeaBIOS (version rel-1.10.0-10-g9332965)
BUILD: gcc: (coreboot toolchain v1.43 August 31st, 2016) 5.3.0 binutils: (GNU Binutils) 2.26.1
Found coreboot cbmem console @ f7be000
Found mainboard PC Engines ALIX.2C
malloc preinit
Add to e820 map: 000a0000 00050000 -1
Add to e820 map: 000f0000 00010000 2
Add to e820 map: 0f774000 00040000 2
phys_alloc zone=0x000ed810 size=42368 align=20 ret=f7699e0 (detail=0x0f7699b0)
Relocating init from 0x000e3320 to 0x0f7699e0 (size 42368)
malloc init
Found CBFS header at 0xfff80138
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f7698b0 (detail=0x0f769880)
Add romfile: cbfs master header (size=32)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f7697e0 (detail=0x0f7697b0)
Add romfile: fallback/romstage (size=17764)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f769710 (detail=0x0f7696e0)
Add romfile: fallback/ramstage (size=37318)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f769640 (detail=0x0f769610)
Add romfile: config (size=249)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f769570 (detail=0x0f769540)
Add romfile: revision (size=580)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f7694a0 (detail=0x0f769470)
Add romfile: fallback/payload (size=63314)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f7693d0 (detail=0x0f7693a0)
Add romfile: payload_config (size=1585)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f769300 (detail=0x0f7692d0)
Add romfile: payload_revision (size=239)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f769230 (detail=0x0f769200)
Add romfile: vsa (size=57532)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f769160 (detail=0x0f769130)
Add romfile: vgaroms/sgabios.bin (size=4096)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f769090 (detail=0x0f769060)
Add romfile: etc/screen-and-debug (size=8)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f768fc0 (detail=0x0f768f90)
Add romfile: etc/usb-time-sigatt (size=8)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f768ef0 (detail=0x0f768ec0)
Add romfile:  (size=339416)
phys_alloc zone=0x0f773ed0 size=156 align=10 ret=f768e20 (detail=0x0f768df0)
Add romfile: bootblock (size=768)
multiboot: eax=0, ebx=0
init ivt
init bda
Add to e820 map: 0009fc00 00000400 2
init bios32
init PMM
init PNPBIOS table
init keyboard
init mouse
init pic
math cp init
PCI probe
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768dd0 (detail=0x0f768da0)
PCI device 00:01.0 (vd=1022:2080 c=0600)
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768d80 (detail=0x0f768d50)
PCI device 00:01.2 (vd=1022:2082 c=1010)
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768d30 (detail=0x0f768d00)
PCI device 00:09.0 (vd=1106:3053 c=0200)
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768ce0 (detail=0x0f768cb0)
PCI device 00:0b.0 (vd=1106:3053 c=0200)
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768c90 (detail=0x0f768c60)
PCI device 00:0f.0 (vd=1022:2090 c=0601)
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768c40 (detail=0x0f768c10)
PCI device 00:0f.2 (vd=1022:209a c=0101)
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768bf0 (detail=0x0f768bc0)
PCI device 00:0f.4 (vd=1022:2094 c=0c03)
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768ba0 (detail=0x0f768b70)
PCI device 00:0f.5 (vd=1022:2095 c=0c03)
Found 8 PCI devices (max PCI bus is 00)
Relocating coreboot bios tables
phys_alloc zone=0x0f773ed8 size=31 align=10 ret=f6060 (detail=0x0f768b40)
Copying SMBIOS entry point from 0x0f7b4000 to 0x000f6060
rsdp=0x00000000
tsc calibrate start=1759745122 end=1760600434 diff=855312
CPU Mhz=498
init timer
Scan for VGA option rom
Copying data 8 at 0xffface78 to 8 at 0x00006e58
Copying data 4096 at 0xfffabe08 to 4096 at 0x000c0000
Checking rom 0x000c0000 (sig aa55 size 8)
Running option rom at c000:0003

Google, Inc.
Serial Graphics Adapter 01/04/17
SGABIOS $Id$ (iddqd at unknown) Wed Jan  4 08:37:21 UTC 2017
Term: 195x50
4 0
Turning on vga text mode console

















































SeaBIOS (version rel-1.10.0-10-g9332965)
init usb
Copying data 8 at 0xfffaceb8 to 8 at 0x00006e58
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768b20 (detail=0x0f768af0)
EHCI init on dev 00:0f.5 (regs=0xfe017010)
phys_alloc zone=0x0f773edc size=4096 align=1000 ret=f7b3000 (detail=0x0f768ac0)
phys_alloc zone=0x0f773edc size=68 align=80 ret=f7b2f80 (detail=0x0f768a90)
phys_alloc zone=0x0f773edc size=68 align=80 ret=f7b2f00 (detail=0x0f768a60)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a40 (detail=0x0f768a10)
phys_free f768a40 (detail=0x0f768a10)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a40 (detail=0x0f768a10)
set_address 0x0f768b20
ehci_alloc_async_pipe 0x0f768b20 0
phys_alloc zone=0x0f773ed0 size=92 align=80 ret=f768980 (detail=0x0f7689e0)
ehci_send_pipe qh=0x0f768980 dir=0 data=0x00000000 size=0
ehci_alloc_async_pipe 0x0f768b20 0
config_usb: 0x0f7689d0
ehci_send_pipe qh=0x0f768980 dir=128 data=0x00006e2e size=8
device rev=0200 cls=00 sub=00 proto=00 size=64
ehci_alloc_async_pipe 0x0f768b20 0
ehci_send_pipe qh=0x0f768980 dir=128 data=0x00006e40 size=9
phys_alloc zone=0x0f773ed0 size=32 align=10 ret=f768960 (detail=0x0f768930)
ehci_send_pipe qh=0x0f768980 dir=128 data=0x0f768960 size=32
ehci_send_pipe qh=0x0f768980 dir=0 data=0x00000000 size=0
ehci_alloc_async_pipe 0x0f768b20 2
phys_alloc zone=0x0f773ee0 size=92 align=80 ret=ecf80 (detail=0x0f768900)
ehci_alloc_async_pipe 0x0f768b20 2
phys_alloc zone=0x0f773ee0 size=92 align=80 ret=ecf00 (detail=0x0f7688d0)
ehci_send_pipe qh=0x0f768980 dir=128 data=0x00006e26 size=1
phys_alloc zone=0x0f773ed8 size=48 align=10 ret=f6030 (detail=0x0f7688a0)
Searching bootorder for: /pci at i0cf8/usb at f,5/storage at 2/*@0/*@0,0
Searching bootorder for: /pci at i0cf8/usb at f,5/usb-*@2
ehci_send_pipe qh=0x000ecf00 dir=0 data=0x00006cf9 size=31
ehci_send_pipe qh=0x000ecf80 dir=128 data=0x00006dc4 size=36
ehci_send_pipe qh=0x000ecf80 dir=128 data=0x00006cec size=13
WARNING - Timeout at ehci_wait_td:516!
ehci pipe=0x000ecf80 cur=00000000 tok=00000000 next=6b40 td=0x00006b40 status=d0d80
USB transmission failed
Unable to configure USB MSC drive.
phys_free f6030 (detail=0x0f7688a0)
Unable to configure USB MSC device.
phys_free f768960 (detail=0x0f768930)
phys_free f768a40 (detail=0x0f768a10)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a40 (detail=0x0f768a10)
phys_free f768a40 (detail=0x0f768a10)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a40 (detail=0x0f768a10)
phys_free f768a40 (detail=0x0f768a10)
ehci_free_pipes 0x0f768b20
phys_free f768980 (detail=0x0f7689e0)
phys_free ecf00 (detail=0x0f7688d0)
phys_free ecf80 (detail=0x0f768900)
phys_free f7b3000 (detail=0x0f768ac0)
phys_free f7b2f80 (detail=0x0f768a90)
phys_free f7b2f00 (detail=0x0f768a60)
phys_free f768b20 (detail=0x0f768af0)
phys_alloc zone=0x0f773ed0 size=20 align=10 ret=f768b20 (detail=0x0f768af0)
OHCI init on dev 00:0f.4 (regs=0xfe016000)
phys_alloc zone=0x0f773edc size=256 align=100 ret=f7b3f00 (detail=0x0f768ac0)
phys_alloc zone=0x0f773edc size=16 align=10 ret=f7b3ef0 (detail=0x0f768a90)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a70 (detail=0x0f768a40)
phys_free f768a70 (detail=0x0f768a40)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a70 (detail=0x0f768a40)
phys_free f768a70 (detail=0x0f768a40)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a70 (detail=0x0f768a40)
phys_free f768a70 (detail=0x0f768a40)
phys_alloc zone=0x0f773ed0 size=28 align=10 ret=f768a70 (detail=0x0f768a40)
phys_free f768a70 (detail=0x0f768a40)
ohci_free_pipes 0x0f768b20
phys_free f7b3f00 (detail=0x0f768ac0)
phys_free f7b3ef0 (detail=0x0f768a90)
init ps2port
i8042_flush
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
i8042 flushed ff (status=ff)
WARNING - Timeout at i8042_flush:71!
init floppy drives
init hard drives
phys_alloc zone=0x0f773ed8 size=20 align=10 ret=f6040 (detail=0x0f768ac0)
ATA controller 1 at 1f0/3f4/0 (irq 14 dev 7a)
powerup iobase=1f0 st=7f
powerup iobase=1f0 st=20
ata_detect ata0-0: sc=2a sn=2a dh=20
powerup iobase=1f0 st=2a
powerup iobase=1f0 st=30
ata_detect ata0-1: sc=2a sn=2a dh=30
phys_alloc zone=0x0f773ed8 size=20 align=10 ret=f6020 (detail=0x0f768a90)
ATA controller 2 at 170/374/0 (irq 15 dev 7a)
powerup IDE floating
powerup IDE floating
ata_detect ata1-0: sc=ff sn=ff dh=ff
powerup IDE floating
powerup IDE floating
ata_detect ata1-1: sc=ff sn=ff dh=ff
init ahci
init megasas
init lpt
Found 0 lpt ports
init serial
Found 2 serial ports
Scan for option roms
Attempting to init PCI bdf 00:01.0 (vd 1022:2080)
Attempting to map option rom on dev 00:01.0
Option rom sizing returned 0 0
Attempting to init PCI bdf 00:01.2 (vd 1022:2082)
Attempting to map option rom on dev 00:01.2
Option rom sizing returned 0 0
Attempting to init PCI bdf 00:09.0 (vd 1106:3053)
Attempting to map option rom on dev 00:09.0
Option rom sizing returned 0 0
Attempting to init PCI bdf 00:0b.0 (vd 1106:3053)
Attempting to map option rom on dev 00:0b.0
Option rom sizing returned 0 0
Attempting to init PCI bdf 00:0f.0 (vd 1022:2090)
Attempting to map option rom on dev 00:0f.0
Option rom sizing returned 0 0
Attempting to init PCI bdf 00:0f.2 (vd 1022:209a)
Attempting to map option rom on dev 00:0f.2
Option rom sizing returned 0 0

Press ESC for boot menu.

Searching bootorder for: HALT
finalize PMM
malloc finalize
Add to e820 map: 0009f800 00000800 2
Space available for UMB: c1000-ec800, f5880-f6020
Add to e820 map: 0f774000 00040000 1
Returned 262144 bytes of ZoneHigh
e820 map has 5 items:
  0: 0000000000000000 - 000000000009f800 = 1 RAM
  1: 000000000009f800 - 00000000000a0000 = 2 RESERVED
  2: 00000000000f0000 - 0000000000100000 = 2 RESERVED
  3: 0000000000100000 - 000000000f7b4000 = 1 RAM
  4: 000000000f7b4000 - 000000000f7e0000 = 2 RESERVED
Jump to int19
enter handle_19:
  NULL
Booting from Floppy...
invalid handle_legacy_disk:729:
   a=00000201  b=00000000  c=00000001  d=00000000 ds=0000 es=07c0 ss=de00
  si=00000000 di=00000000 bp=00000000 sp=0000f876 cs=f000 ip=cc42  f=0202
Boot failed: could not read the boot disk

enter handle_18:
  NULL
Booting from Hard Disk...
invalid handle_legacy_disk:729:
   a=00000201  b=00000000  c=00000001  d=00000080 ds=0000 es=07c0 ss=de00
  si=00000000 di=00000000 bp=00000000 sp=0000f876 cs=f000 ip=cc42  f=0202
Boot failed: could not read the boot disk

enter handle_18:
  NULL
No bootable device.  Retrying in 60 seconds.


More information about the SeaBIOS mailing list