[coreboot] r1006 - coreboot-v3/mainboard/artecgroup/dbe61

svn at coreboot.org svn at coreboot.org
Wed Nov 12 19:30:13 CET 2008


Author: mraudsepp
Date: 2008-11-12 19:30:13 +0100 (Wed, 12 Nov 2008)
New Revision: 1006

Modified:
   coreboot-v3/mainboard/artecgroup/dbe61/dts
Log:
artecgroup/dbe61: Set up NAND and USB power handling settings

Also upper-cases the hex in lpc_serirq_polarity as all other Geode boards have it as such,
and remove parts of the commented out reference v2 setup block that should be handled by
this change now.

The USB power handling setting is meant to get the second pair of USB ports to be powered
on, as this changed done by Ron to DBE62 fixed DBE62's third and fourth USB port to be usable.

Oddly the USB power handling setting also makes memtest work, while without it memtest gets
unexpected interrupt halts right after it loads up.

Signed-off-by: Mart Raudsepp <mart.raudsepp at artecdesign.ee>
Acked-by: Carl-Daniel Hailfinger <c-d.hailfinger.devel.2006 at gmx.net>

Modified: coreboot-v3/mainboard/artecgroup/dbe61/dts
===================================================================
--- coreboot-v3/mainboard/artecgroup/dbe61/dts	2008-11-12 18:26:59 UTC (rev 1005)
+++ coreboot-v3/mainboard/artecgroup/dbe61/dts	2008-11-12 18:30:13 UTC (rev 1006)
@@ -22,14 +22,8 @@
 
 /*
 		chip southbridge/amd/cs5536_lx
-			register "enable_ide_nand_flash" = "0"
-
-			register "isa_irq" = "0"
 			#register "flash_irq" = "14"
 
-			## IDE IRQ
-			register "enable_ide_irq" = "0"
-
 			register "audio_irq" = "5"
 			register "usb_irq" = "7"
 
@@ -55,9 +49,6 @@
 			# Configure KEL Emulation IRQ, 0 to disable
 			register "kel_emul_irq" = "0"
 
-		device pci f.0 on end	# ISA Bridge
-			device pci f.1 on end	# Flash controller
-			device pci f.2 off end	# IDE controller
 		device pci f.3 on end	# Audio
 		device pci f.4 on end	# OHCI
 			device pci f.5 on end	# EHCI
@@ -95,12 +86,14 @@
 			 *  Each bit is an IRQ 0-15. */
 			lpc_serirq_enable = "0x00001002";
 			/* LPC IRQ polarity. Each bit is an IRQ 0-15. */
-			lpc_serirq_polarity = "0x0000effd";
+			lpc_serirq_polarity = "0x0000EFFD";
 			/* 0:continuous 1:quiet */
 			lpc_serirq_mode = "1";
 			/* GPIO(0-0x20) for INT D:C:B:A, 0xFF=none. 
 			 * See virtual PIC spec. */
 			enable_gpio_int_route = "0x0D0C0700";
+			/* 0:IDE; 1:FLASH on CS0, 2:FLASH on CS1, 3:FLASH on CS2, 4:FLASH on CS3. */
+			enable_ide_nand_flash = "2";
 			/* COM1 settings */
 			com1_enable = "0";
 			com1_address = "0x2f8";
@@ -109,6 +102,8 @@
 			com2_enable = "1";
 			com2_address = "0x3f8";
 			com2_irq = "4";
+			/* USB Port Power Handling setting. */
+			pph = "0xf5";
 		};
 		pci at f,2 {
 			/config/("southbridge/amd/cs5536/ide");





More information about the coreboot mailing list