[coreboot-gerrit] New patch to review for coreboot: veyron: Add exception_init() to romstage
Julius Werner (jwerner@chromium.org)
gerrit at coreboot.org
Wed Jun 8 00:46:41 CEST 2016
Julius Werner (jwerner at chromium.org) just uploaded a new patch set to gerrit, which you can find at https://review.coreboot.org/15099
-gerrit
commit c03de53d375562f8158f12e955593a1393c4698e
Author: Julius Werner <jwerner at chromium.org>
Date: Tue Jun 7 15:44:39 2016 -0700
veyron: Add exception_init() to romstage
I'm not even sure how this slipped through... looks like it had never
been there in the first place. Anyway, on ARM exceptions should always
be reinitialized in all stages to make sure the handlers are still
around (especially in an OVERLAP_VERSTAGE_ROMSTAGE board like this one).
Change-Id: Ic74ea1448d63b363f2ed59d9e2529971b3d32d9a
Signed-off-by: Julius Werner <jwerner at chromium.org>
---
src/mainboard/google/veyron/romstage.c | 1 +
src/mainboard/google/veyron_brain/romstage.c | 1 +
src/mainboard/google/veyron_danger/romstage.c | 1 +
src/mainboard/google/veyron_emile/romstage.c | 1 +
src/mainboard/google/veyron_mickey/romstage.c | 1 +
src/mainboard/google/veyron_rialto/romstage.c | 1 +
src/mainboard/google/veyron_romy/romstage.c | 1 +
7 files changed, 7 insertions(+)
diff --git a/src/mainboard/google/veyron/romstage.c b/src/mainboard/google/veyron/romstage.c
index c5b3a57..bacbeca 100644
--- a/src/mainboard/google/veyron/romstage.c
+++ b/src/mainboard/google/veyron/romstage.c
@@ -84,6 +84,7 @@ void main(void)
timestamp_add_now(TS_START_ROMSTAGE);
console_init();
+ exception_init();
configure_l2ctlr();
tsadc_init();
diff --git a/src/mainboard/google/veyron_brain/romstage.c b/src/mainboard/google/veyron_brain/romstage.c
index 8b5b660..1c139f1 100644
--- a/src/mainboard/google/veyron_brain/romstage.c
+++ b/src/mainboard/google/veyron_brain/romstage.c
@@ -78,6 +78,7 @@ void main(void)
timestamp_add_now(TS_START_ROMSTAGE);
console_init();
+ exception_init();
configure_l2ctlr();
tsadc_init();
diff --git a/src/mainboard/google/veyron_danger/romstage.c b/src/mainboard/google/veyron_danger/romstage.c
index d0e194b..e320898 100644
--- a/src/mainboard/google/veyron_danger/romstage.c
+++ b/src/mainboard/google/veyron_danger/romstage.c
@@ -79,6 +79,7 @@ void main(void)
timestamp_add_now(TS_START_ROMSTAGE);
console_init();
+ exception_init();
configure_l2ctlr();
tsadc_init();
diff --git a/src/mainboard/google/veyron_emile/romstage.c b/src/mainboard/google/veyron_emile/romstage.c
index bddc56b..dc4fe6c 100644
--- a/src/mainboard/google/veyron_emile/romstage.c
+++ b/src/mainboard/google/veyron_emile/romstage.c
@@ -78,6 +78,7 @@ void main(void)
timestamp_add_now(TS_START_ROMSTAGE);
console_init();
+ exception_init();
configure_l2ctlr();
tsadc_init();
diff --git a/src/mainboard/google/veyron_mickey/romstage.c b/src/mainboard/google/veyron_mickey/romstage.c
index 8b5b660..1c139f1 100644
--- a/src/mainboard/google/veyron_mickey/romstage.c
+++ b/src/mainboard/google/veyron_mickey/romstage.c
@@ -78,6 +78,7 @@ void main(void)
timestamp_add_now(TS_START_ROMSTAGE);
console_init();
+ exception_init();
configure_l2ctlr();
tsadc_init();
diff --git a/src/mainboard/google/veyron_rialto/romstage.c b/src/mainboard/google/veyron_rialto/romstage.c
index 9dfcfb2..62a03f5 100644
--- a/src/mainboard/google/veyron_rialto/romstage.c
+++ b/src/mainboard/google/veyron_rialto/romstage.c
@@ -85,6 +85,7 @@ void main(void)
timestamp_add_now(TS_START_ROMSTAGE);
console_init();
+ exception_init();
configure_l2ctlr();
tsadc_init();
diff --git a/src/mainboard/google/veyron_romy/romstage.c b/src/mainboard/google/veyron_romy/romstage.c
index 8b5b660..1c139f1 100644
--- a/src/mainboard/google/veyron_romy/romstage.c
+++ b/src/mainboard/google/veyron_romy/romstage.c
@@ -78,6 +78,7 @@ void main(void)
timestamp_add_now(TS_START_ROMSTAGE);
console_init();
+ exception_init();
configure_l2ctlr();
tsadc_init();
More information about the coreboot-gerrit
mailing list