[coreboot-gerrit] New patch to review for coreboot: 61c5e46 samus: Updates for P2 board

Marc Jones (marc.jones@se-eng.com) gerrit at coreboot.org
Tue Jan 6 00:19:00 CET 2015


Marc Jones (marc.jones at se-eng.com) just uploaded a new patch set to gerrit, which you can find at http://review.coreboot.org/8131

-gerrit

commit 61c5e461cfee4250f48afb50558383bbf3613c48
Author: Duncan Laurie <dlaurie at chromium.org>
Date:   Tue Jun 10 10:06:46 2014 -0700

    samus: Updates for P2 board
    
    - RAM ID3 moved to GPIO65 to avoid Top Block Swap strap on GPIO66
    - LTE_POWER_ON connection removed
    
    BUG=chrome-os-partner:29502
    BRANCH=None
    TEST=none yet, preparing for new board
    
    Original-Change-Id: I521fe963cbed57ef5f56cfb0e89aec50bfc48b21
    Original-Signed-off-by: Duncan Laurie <dlaurie at chromium.org>
    Original-Reviewed-on: https://chromium-review.googlesource.com/203186
    Original-Reviewed-by: Aaron Durbin <adurbin at chromium.org>
    (cherry picked from commit 1eb65e058307a172f0af9c27d2d2d87d1b78c514)
    Signed-off-by: Marc Jones <marc.jones at se-eng.com>
    
    Change-Id: Ibf16dcfd83242c487232f34a310c9f6b2cb69314
---
 src/mainboard/google/samus/gpio.h    | 6 +++---
 src/mainboard/google/samus/spd/spd.h | 2 +-
 2 files changed, 4 insertions(+), 4 deletions(-)

diff --git a/src/mainboard/google/samus/gpio.h b/src/mainboard/google/samus/gpio.h
index f68ecdf..af3955f 100644
--- a/src/mainboard/google/samus/gpio.h
+++ b/src/mainboard/google/samus/gpio.h
@@ -90,12 +90,12 @@ static const struct gpio_config mainboard_gpio_config[] = {
 	PCH_GPIO_NATIVE,        /* 62: NATIVE: PCH_SUSCLK */
 	PCH_GPIO_NATIVE,        /* 63: NATIVE: PCH_SLP_S5_L */
 	PCH_GPIO_OUT_LOW,       /* 64: NFC_FW_UPDATE */
-	PCH_GPIO_UNUSED,        /* 65: UNUSED */
-	PCH_GPIO_INPUT,         /* 66: RAM_ID3 */
+	PCH_GPIO_INPUT,         /* 65: RAM_ID3 */
+	PCH_GPIO_UNUSED,        /* 66: UNUSED (STRAP) */
 	PCH_GPIO_INPUT,         /* 67: RAM_ID0 */
 	PCH_GPIO_INPUT,         /* 68: RAM_ID1 */
 	PCH_GPIO_INPUT,         /* 69: RAM_ID2 */
-	PCH_GPIO_OUT_HIGH,      /* 70: LTE_POWER_ON */
+	PCH_GPIO_UNUSED,        /* 70: UNUSED */
 	PCH_GPIO_NATIVE,        /* 71: NATIVE: MODPHY_EN */
 	PCH_GPIO_UNUSED,        /* 72: UNUSED */
 	PCH_GPIO_UNUSED,        /* 73: UNUSED */
diff --git a/src/mainboard/google/samus/spd/spd.h b/src/mainboard/google/samus/spd/spd.h
index 77540af..82e4f8d 100644
--- a/src/mainboard/google/samus/spd/spd.h
+++ b/src/mainboard/google/samus/spd/spd.h
@@ -36,7 +36,7 @@
 #define SPD_GPIO_BIT0		67
 #define SPD_GPIO_BIT1		68
 #define SPD_GPIO_BIT2		69
-#define SPD_GPIO_BIT3		66
+#define SPD_GPIO_BIT3		65
 
 struct pei_data;
 void mainboard_fill_spd_data(struct pei_data *pei_data);



More information about the coreboot-gerrit mailing list