[coreboot-gerrit] Patch set updated for coreboot: 0870766 baytrail: add ccu iosf access functions

Aaron Durbin (adurbin@google.com) gerrit at coreboot.org
Tue Mar 4 16:37:08 CET 2014


Aaron Durbin (adurbin at google.com) just uploaded a new patch set to gerrit, which you can find at http://review.coreboot.org/4927

-gerrit

commit 087076680be3f4470a650db7401a65016a0eaf28
Author: Aaron Durbin <adurbin at chromium.org>
Date:   Fri Nov 1 14:19:24 2013 -0500

    baytrail: add ccu iosf access functions
    
    The clock control unit needs to be accessed to configure
    some of the devices properly. Therefore. provide a way
    to access the CCU.
    
    BUG=chrome-os-partner:23791
    BRANCH=None
    TEST=Built.
    
    Change-Id: I30ed06e6aef81ee99c6d7ab3cbe8f83818b8dee5
    Signed-off-by: Aaron Durbin <adurbin at chromium.org>
    Reviewed-on: https://chromium-review.googlesource.com/175492
    Reviewed-by: Duncan Laurie <dlaurie at chromium.org>
---
 src/soc/intel/baytrail/baytrail/iosf.h | 18 ++++++++++++++++++
 src/soc/intel/baytrail/iosf.c          | 14 ++++++++++++++
 2 files changed, 32 insertions(+)

diff --git a/src/soc/intel/baytrail/baytrail/iosf.h b/src/soc/intel/baytrail/baytrail/iosf.h
index 9b59fbc..83e03a5 100644
--- a/src/soc/intel/baytrail/baytrail/iosf.h
+++ b/src/soc/intel/baytrail/baytrail/iosf.h
@@ -70,6 +70,8 @@ uint32_t iosf_ushphy_read(int reg);
 void iosf_ushphy_write(int reg, uint32_t val);
 uint32_t iosf_lpss_read(int reg);
 void iosf_lpss_write(int reg, uint32_t val);
+uint32_t iosf_ccu_read(int reg);
+void iosf_ccu_write(int reg, uint32_t val);
 
 /* IOSF ports. */
 #define IOSF_PORT_AUNIT		0x00 /* IO Arbiter unit */
@@ -86,6 +88,7 @@ void iosf_lpss_write(int reg, uint32_t val);
 #define IOSF_PORT_LPSS		0xa0 /* LPSS - Low Power Subsystem */
 #define IOSF_PORT_SATAPHY	0xa3 /* SATA PHY */
 #define IOSF_PORT_PCIEPHY	0xa3 /* PCIE PHY */
+#define IOSF_PORT_CCU		0xa9 /* Clock control unit. */
 
 /* Read and write opcodes differ per port. */
 #define IOSF_OP_READ_AUNIT	0x10
@@ -112,6 +115,8 @@ void iosf_lpss_write(int reg, uint32_t val);
 #define IOSF_OP_WRITE_SATAPHY	(IOSF_OP_READ_SATAPHY | 1)
 #define IOSF_OP_READ_PCIEPHY	0x00
 #define IOSF_OP_WRITE_PCIEPHY	(IOSF_OP_READ_PCIEPHY | 1)
+#define IOSF_OP_READ_CCU	0x06
+#define IOSF_OP_WRITE_CCU	(IOSF_OP_READ_CCU | 1)
 
 
 /*
@@ -195,5 +200,18 @@ void iosf_lpss_write(int reg, uint32_t val);
 # define LPSS_CTL_NOSNOOP			(1 << 19)
 # define LPSS_CTL_PM_CAP_PRSNT			(1 <<  1)
 
+/*
+ * CCU Registers
+ */
+
+#define PLT_CLK_CTRL_0			0x3c
+#define PLT_CLK_CTRL_1			0x40
+#define PLT_CLK_CTRL_2			0x44
+#define PLT_CLK_CTRL_3			0x48
+#define PLT_CLK_CTRL_4			0x4c
+#define PLT_CLK_CTRL_5			0x50
+# define PLT_CLK_CTRL_19P2MHZ_FREQ		(0 <<  1)
+# define PLT_CLK_CTRL_25MHZ_FREQ		(1 <<  1)
+# define PLT_CLK_CTRL_SELECT_FREQ		(1 <<  0)
 
 #endif /* _BAYTRAIL_IOSF_H_ */
diff --git a/src/soc/intel/baytrail/iosf.c b/src/soc/intel/baytrail/iosf.c
index a7f7a90..7e0dacb 100644
--- a/src/soc/intel/baytrail/iosf.c
+++ b/src/soc/intel/baytrail/iosf.c
@@ -154,3 +154,17 @@ void iosf_lpss_write(int reg, uint32_t val)
 	              IOSF_PORT(IOSF_PORT_LPSS);
 	return iosf_write_port(cr, reg, val);
 }
+
+uint32_t iosf_ccu_read(int reg)
+{
+	uint32_t cr = IOSF_OPCODE(IOSF_OP_READ_CCU) |
+	              IOSF_PORT(IOSF_PORT_CCU);
+	return iosf_read_port(cr, reg);
+}
+
+void iosf_ccu_write(int reg, uint32_t val)
+{
+	uint32_t cr = IOSF_OPCODE(IOSF_OP_WRITE_CCU) |
+	              IOSF_PORT(IOSF_PORT_CCU);
+	return iosf_write_port(cr, reg, val);
+}



More information about the coreboot-gerrit mailing list