Ravishankar Sarawadi uploaded patch set #3 to this change.

View Change

[WIP]mb/volteer: Remove DQ/DQS mappings for LPDDR4

MRC v0.7.0 incorporates algorithm which finds the Dq mapping between
CPU and DRAM by using CPGC to issue reads and and walking through
setting each bit and reading it back through datatrainfeedback.

Only LPDDR4 will be enabling this function at this time.

Signed-off-by: Ravi Sarawadi <ravishankar.sarawadi@intel.com>
Change-Id: I70da3d482385fe6b1ccf071af8d8bd8e44d898ca
---
M src/mainboard/google/volteer/variants/baseboard/memory.c
M src/mainboard/google/volteer/variants/delbin/memory.c
M src/mainboard/google/volteer/variants/halvor/memory.c
M src/mainboard/google/volteer/variants/malefor/memory.c
M src/mainboard/google/volteer/variants/terrador/memory.c
M src/mainboard/google/volteer/variants/todor/memory.c
M src/mainboard/google/volteer/variants/voxel/memory.c
M src/soc/intel/tigerlake/include/soc/meminit.h
M src/soc/intel/tigerlake/meminit.c
9 files changed, 0 insertions(+), 405 deletions(-)

git pull ssh://review.coreboot.org:29418/coreboot refs/changes/48/44748/3

To view, visit change 44748. To unsubscribe, or for help writing mail filters, visit settings.

Gerrit-Project: coreboot
Gerrit-Branch: master
Gerrit-Change-Id: I70da3d482385fe6b1ccf071af8d8bd8e44d898ca
Gerrit-Change-Number: 44748
Gerrit-PatchSet: 3
Gerrit-Owner: Ravishankar Sarawadi <ravishankar.sarawadi@intel.com>
Gerrit-Reviewer: Derek Huang <derek.huang@intel.corp-partner.google.com>
Gerrit-Reviewer: Kane Chen <kane.chen@intel.com>
Gerrit-Reviewer: Patrick Rudolph <siro@das-labor.org>
Gerrit-Reviewer: build bot (Jenkins) <no-reply@coreboot.org>
Gerrit-CC: Kane Chen <kane.chen@intel.corp-partner.google.com>
Gerrit-CC: Paul Menzel <paulepanter@users.sourceforge.net>
Gerrit-MessageType: newpatchset