[coreboot] r692 - coreboot-v3/southbridge/amd/cs5536
svn at coreboot.org
svn at coreboot.org
Thu Jul 3 21:42:06 CEST 2008
Author: hailfinger
Date: 2008-07-03 21:42:05 +0200 (Thu, 03 Jul 2008)
New Revision: 692
Modified:
coreboot-v3/southbridge/amd/cs5536/cs5536.c
Log:
- Clean up Geode companion chip CS5536 code.
- Eliminate a few redundant dev_find_pci_device() calls.
- Fix a compile warning intruduced in r689.
This should be an equivalence transformation.
Build tested on norwich, db800, alix.1c, alix.2c3, dbe62, dbe61.
Signed-off-by: Carl-Daniel Hailfinger <c-d.hailfinger.devel.2006 at gmx.net>
Acked-by: Peter Stuge <peter at stuge.se>
Acked-by: Ronald G. Minnich <rminnich at gmail.com>
Modified: coreboot-v3/southbridge/amd/cs5536/cs5536.c
===================================================================
--- coreboot-v3/southbridge/amd/cs5536/cs5536.c 2008-06-29 06:43:01 UTC (rev 691)
+++ coreboot-v3/southbridge/amd/cs5536/cs5536.c 2008-07-03 19:42:05 UTC (rev 692)
@@ -240,16 +240,13 @@
*
* @param sb Southbridge config structure.
*/
-static void uarts_init(struct southbridge_amd_cs5536_dts_config *sb)
+static void uarts_init(struct southbridge_amd_cs5536_dts_config *sb,
+ struct device *dev)
{
struct msr msr;
u16 addr = 0;
u32 gpio_addr;
- struct device *dev;
- dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
- PCI_DEVICE_ID_AMD_CS5536_ISA, 0);
-
gpio_addr = pci_read_config32(dev, PCI_BASE_ADDRESS_1);
gpio_addr &= ~1; /* Clear I/O bit */
printk(BIOS_DEBUG, "GPIO_ADDR: %08X\n", gpio_addr);
@@ -419,11 +416,11 @@
{
u32 *bar;
struct msr msr;
- struct device *dev;
+ struct device *ehci_dev, *otg_dev, *udc_dev;
- dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
+ ehci_dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
PCI_DEVICE_ID_AMD_CS5536_EHCI, 0);
- if (dev) {
+ if (ehci_dev) {
/* Serial short detect enable */
msr = rdmsr(USB2_SB_GLD_MSR_CONF);
msr.hi |= USB2_UPPER_SSDEN_SET;
@@ -432,7 +429,7 @@
/* Write to clear diag register. */
wrmsr(USB2_SB_GLD_MSR_DIAG, rdmsr(USB2_SB_GLD_MSR_DIAG));
- bar = (u32 *) pci_read_config32(dev, PCI_BASE_ADDRESS_0);
+ bar = (u32 *) pci_read_config32(ehci_dev, PCI_BASE_ADDRESS_0);
/* Make HCCPARAMS writable. */
*(bar + IPREG04) |= USB_HCCPW_SET;
@@ -441,10 +438,10 @@
*(bar + HCCPARAMS) = 0x00005012;
}
- dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
+ otg_dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
PCI_DEVICE_ID_AMD_CS5536_OTG, 0);
- if (dev) {
- bar = (u32 *) pci_read_config32(dev, PCI_BASE_ADDRESS_0);
+ if (otg_dev) {
+ bar = (u32 *) pci_read_config32(otg_dev, PCI_BASE_ADDRESS_0);
printk(BIOS_DEBUG, "UOCMUX is %x\n", *(bar + UOCMUX));
@@ -470,6 +467,8 @@
}
+ udc_dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
+ PCI_DEVICE_ID_AMD_CS5536_UDC, 0);
/* PBz#6466: If the UOC(OTG) device, port 4, is configured as a
* device, then perform the following sequence:
* - Set SD bit in DEVCTRL udc register
@@ -477,24 +476,19 @@
* - Set APU bit in uoc register
*/
if (sb->enable_USBP4_device) {
- dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
- PCI_DEVICE_ID_AMD_CS5536_UDC, 0);
- if (dev) {
- bar = (u32 *)pci_read_config32(dev, PCI_BASE_ADDRESS_0);
+ if (udc_dev) {
+ bar = (u32 *)pci_read_config32(udc_dev, PCI_BASE_ADDRESS_0);
*(bar + UDCDEVCTL) |= UDC_SD_SET;
}
- dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
- PCI_DEVICE_ID_AMD_CS5536_OTG, 0);
- if (dev) {
- bar = (u32 *)pci_read_config32(dev, PCI_BASE_ADDRESS_0);
+ if (otg_dev) {
+ bar = (u32 *)pci_read_config32(otg_dev, PCI_BASE_ADDRESS_0);
*(bar + UOCCTL) |= PADEN_SET;
*(bar + UOCCAP) |= APU_SET;
+ printk(BIOS_DEBUG, "UOCCTL is %x\n", *(bar + UOCCTL));
}
}
- printk(BIOS_DEBUG, "UOCCTL is %x\n", *(bar + UOCCTL));
-
/* Disable virtual PCI UDC and OTG headers. The kernel never
* sees a header for this device. It used to provide an OS
* visible device, but that was defeatured. There are still
@@ -506,15 +500,11 @@
* device ID PCI_DEVICE_ID_AMD_CS5536_OTG, but it is hidden
* when 0xDEADBEEF is written to config space register 0x7C.
*/
- dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
- PCI_DEVICE_ID_AMD_CS5536_UDC, 0);
- if (dev)
- pci_write_config32(dev, 0x7C, 0xDEADBEEF);
+ if (udc_dev)
+ pci_write_config32(udc_dev, 0x7C, 0xDEADBEEF);
- dev = dev_find_pci_device(PCI_VENDOR_ID_AMD,
- PCI_DEVICE_ID_AMD_CS5536_OTG, 0);
- if (dev)
- pci_write_config32(dev, 0x7C, 0xDEADBEEF);
+ if (otg_dev)
+ pci_write_config32(otg_dev, 0x7C, 0xDEADBEEF);
}
/**
@@ -659,7 +649,7 @@
setup_i8259();
lpc_init(sb);
- uarts_init(sb);
+ uarts_init(sb, dev);
if (sb->enable_gpio_int_route) {
printk(BIOS_SPEW, "cs5536: call vr_write\n");
More information about the coreboot
mailing list