<p>Elyes HAOUAS has uploaded this change for <strong>review</strong>.</p><p><a href="https://review.coreboot.org/26247">View Change</a></p><pre style="font-family: monospace,monospace; white-space: pre-wrap;">sb/intel/bd82x6x: Get rid of device_t<br><br>Use of device_t has been abandoned in ramstage.<br><br>Change-Id: Ib852d41e43f8c3780bb9e016f0c5fbfa91889691<br>Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr><br>---<br>M src/southbridge/intel/bd82x6x/azalia.c<br>M src/southbridge/intel/bd82x6x/lpc.c<br>M src/southbridge/intel/bd82x6x/me.c<br>M src/southbridge/intel/bd82x6x/me_8.x.c<br>M src/southbridge/intel/bd82x6x/pch.c<br>M src/southbridge/intel/bd82x6x/pch.h<br>M src/southbridge/intel/bd82x6x/pci.c<br>M src/southbridge/intel/bd82x6x/pcie.c<br>M src/southbridge/intel/bd82x6x/sata.c<br>M src/southbridge/intel/bd82x6x/smbus.c<br>M src/southbridge/intel/bd82x6x/usb_ehci.c<br>M src/southbridge/intel/bd82x6x/usb_xhci.c<br>M src/southbridge/intel/bd82x6x/watchdog.c<br>13 files changed, 51 insertions(+), 51 deletions(-)<br><br></pre><pre style="font-family: monospace,monospace; white-space: pre-wrap;">git pull ssh://review.coreboot.org:29418/coreboot refs/changes/47/26247/1</pre><pre style="font-family: monospace,monospace; white-space: pre-wrap;"><span>diff --git a/src/southbridge/intel/bd82x6x/azalia.c b/src/southbridge/intel/bd82x6x/azalia.c</span><br><span>index 02165d6..d3d57aa 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/azalia.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/azalia.c</span><br><span>@@ -337,7 +337,7 @@</span><br><span>   return "HDEF";</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void azalia_set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void azalia_set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>       if (!vendor || !device) {</span><br><span>            pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/lpc.c b/src/southbridge/intel/bd82x6x/lpc.c</span><br><span>index ea7a808..8e9b827 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/lpc.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/lpc.c</span><br><span>@@ -107,9 +107,9 @@</span><br><span>  * 0x80 - The PIRQ is not routed.</span><br><span>  */</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_pirq_init(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_pirq_init(struct device *dev)</span><br><span> {</span><br><span style="color: hsl(0, 100%, 40%);">-      device_t irq_dev;</span><br><span style="color: hsl(120, 100%, 40%);">+     struct device *irq_dev;</span><br><span>      /* Interrupt 11 is not used by legacy devices and so can always be used for</span><br><span>     PCI interrupts. Full legacy IRQ routing is complicated and hard to</span><br><span>           get right. Fortunately all modern OS use MSI and so it's not that big of</span><br><span>@@ -144,7 +144,7 @@</span><br><span>        }</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_gpi_routing(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_gpi_routing(struct device *dev)</span><br><span> {</span><br><span>    /* Get the chip configuration */</span><br><span>     config_t *config = dev->chip_info;</span><br><span>@@ -173,7 +173,7 @@</span><br><span>  pci_write_config32(dev, GPIO_ROUT, reg32);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_power_options(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_power_options(struct device *dev)</span><br><span> {</span><br><span>       u8 reg8;</span><br><span>     u16 reg16, pmbase;</span><br><span>@@ -396,7 +396,7 @@</span><br><span>     RCBA32(HPTC) = reg32;</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void enable_clock_gating(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void enable_clock_gating(struct device *dev)</span><br><span> {</span><br><span>        u32 reg32;</span><br><span>   u16 reg16;</span><br><span>@@ -561,7 +561,7 @@</span><br><span>     pch_spi_init(dev);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_lpc_read_resources(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_lpc_read_resources(struct device *dev)</span><br><span> {</span><br><span>     struct resource *res;</span><br><span>        config_t *config = dev->chip_info;</span><br><span>@@ -625,13 +625,13 @@</span><br><span>        }</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_lpc_enable_resources(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_lpc_enable_resources(struct device *dev)</span><br><span> {</span><br><span>  pch_decode_init(dev);</span><br><span>        return pci_dev_enable_resources(dev);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_lpc_enable(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_lpc_enable(struct device *dev)</span><br><span> {</span><br><span>  /* Enable PCH Display Port */</span><br><span>        RCBA16(DISPBDF) = 0x0010;</span><br><span>@@ -640,7 +640,7 @@</span><br><span>      pch_enable(dev);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>     if (!vendor || !device) {</span><br><span>            pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,</span><br><span>@@ -651,7 +651,7 @@</span><br><span>       }</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void southbridge_inject_dsdt(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void southbridge_inject_dsdt(struct device *dev)</span><br><span> {</span><br><span>    global_nvs_t *gnvs = cbmem_add (CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));</span><br><span> </span><br><span>@@ -684,7 +684,7 @@</span><br><span> </span><br><span> void acpi_fill_fadt(acpi_fadt_t *fadt)</span><br><span> {</span><br><span style="color: hsl(0, 100%, 40%);">-        device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));</span><br><span style="color: hsl(120, 100%, 40%);">+   struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));</span><br><span>    config_t *chip = dev->chip_info;</span><br><span>  u16 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;</span><br><span>      int c2_latency;</span><br><span>@@ -819,9 +819,9 @@</span><br><span>        return "LPCB";</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void southbridge_fill_ssdt(device_t device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void southbridge_fill_ssdt(struct device *device)</span><br><span> {</span><br><span style="color: hsl(0, 100%, 40%);">-      device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));</span><br><span style="color: hsl(120, 100%, 40%);">+   struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));</span><br><span>    config_t *chip = dev->chip_info;</span><br><span> </span><br><span>      intel_acpi_pcie_hotplug_generator(chip->pcie_hotplug_map, 8);</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/me.c b/src/southbridge/intel/bd82x6x/me.c</span><br><span>index a5c5e52..a17e57c 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/me.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/me.c</span><br><span>@@ -116,7 +116,7 @@</span><br><span> }</span><br><span> </span><br><span> #ifndef __SMM__</span><br><span style="color: hsl(0, 100%, 40%);">-static inline void pci_read_dword_ptr(device_t dev, void *ptr, int offset)</span><br><span style="color: hsl(120, 100%, 40%);">+static inline void pci_read_dword_ptr(struct device *dev, void *ptr, int offset)</span><br><span> {</span><br><span>     u32 dword = pci_read_config32(dev, offset);</span><br><span>  memcpy(ptr, &dword, sizeof(dword));</span><br><span>@@ -544,7 +544,7 @@</span><br><span> #else /* !__SMM__ */</span><br><span> </span><br><span> /* Determine the path that we should take based on ME status */</span><br><span style="color: hsl(0, 100%, 40%);">-static me_bios_path intel_me_path(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static me_bios_path intel_me_path(struct device *dev)</span><br><span> {</span><br><span>      me_bios_path path = ME_DISABLE_BIOS_PATH;</span><br><span>    struct me_hfs hfs;</span><br><span>@@ -611,7 +611,7 @@</span><br><span> }</span><br><span> </span><br><span> /* Prepare ME for MEI messages */</span><br><span style="color: hsl(0, 100%, 40%);">-static int intel_mei_setup(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static int intel_mei_setup(struct device *dev)</span><br><span> {</span><br><span>  struct resource *res;</span><br><span>        struct mei_csr host;</span><br><span>@@ -641,7 +641,7 @@</span><br><span> }</span><br><span> </span><br><span> /* Read the Extend register hash of ME firmware */</span><br><span style="color: hsl(0, 100%, 40%);">-static int intel_me_extend_valid(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static int intel_me_extend_valid(struct device *dev)</span><br><span> {</span><br><span>   struct me_heres status;</span><br><span>      u32 extend[8] = {0};</span><br><span>@@ -688,14 +688,14 @@</span><br><span> }</span><br><span> </span><br><span> /* Hide the ME virtual PCI devices */</span><br><span style="color: hsl(0, 100%, 40%);">-static void intel_me_hide(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void intel_me_hide(struct device *dev)</span><br><span> {</span><br><span>    dev->enabled = 0;</span><br><span>         pch_enable(dev);</span><br><span> }</span><br><span> </span><br><span> /* Check whether ME is present and do basic init */</span><br><span style="color: hsl(0, 100%, 40%);">-static void intel_me_init(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void intel_me_init(struct device *dev)</span><br><span> {</span><br><span>  me_bios_path path = intel_me_path(dev);</span><br><span> </span><br><span>@@ -737,7 +737,7 @@</span><br><span>    }</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>    if (!vendor || !device) {</span><br><span>            pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/me_8.x.c b/src/southbridge/intel/bd82x6x/me_8.x.c</span><br><span>index 54a16ce..ab02c7b 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/me_8.x.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/me_8.x.c</span><br><span>@@ -118,7 +118,7 @@</span><br><span> }</span><br><span> </span><br><span> #ifndef __SMM__</span><br><span style="color: hsl(0, 100%, 40%);">-static inline void pci_read_dword_ptr(device_t dev, void *ptr, int offset)</span><br><span style="color: hsl(120, 100%, 40%);">+static inline void pci_read_dword_ptr(struct device *dev, void *ptr, int offset)</span><br><span> {</span><br><span>     u32 dword = pci_read_config32(dev, offset);</span><br><span>  memcpy(ptr, &dword, sizeof(dword));</span><br><span>@@ -524,7 +524,7 @@</span><br><span> #else /* !__SMM__ */</span><br><span> </span><br><span> /* Determine the path that we should take based on ME status */</span><br><span style="color: hsl(0, 100%, 40%);">-static me_bios_path intel_me_path(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static me_bios_path intel_me_path(struct device *dev)</span><br><span> {</span><br><span>      me_bios_path path = ME_DISABLE_BIOS_PATH;</span><br><span>    struct me_hfs hfs;</span><br><span>@@ -598,7 +598,7 @@</span><br><span> }</span><br><span> </span><br><span> /* Prepare ME for MEI messages */</span><br><span style="color: hsl(0, 100%, 40%);">-static int intel_mei_setup(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static int intel_mei_setup(struct device *dev)</span><br><span> {</span><br><span>  struct resource *res;</span><br><span>        struct mei_csr host;</span><br><span>@@ -628,7 +628,7 @@</span><br><span> }</span><br><span> </span><br><span> /* Read the Extend register hash of ME firmware */</span><br><span style="color: hsl(0, 100%, 40%);">-static int intel_me_extend_valid(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static int intel_me_extend_valid(struct device *dev)</span><br><span> {</span><br><span>   struct me_heres status;</span><br><span>      u32 extend[8] = {0};</span><br><span>@@ -675,14 +675,14 @@</span><br><span> }</span><br><span> </span><br><span> /* Hide the ME virtual PCI devices */</span><br><span style="color: hsl(0, 100%, 40%);">-static void intel_me_hide(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void intel_me_hide(struct device *dev)</span><br><span> {</span><br><span>    dev->enabled = 0;</span><br><span>         pch_enable(dev);</span><br><span> }</span><br><span> </span><br><span> /* Check whether ME is present and do basic init */</span><br><span style="color: hsl(0, 100%, 40%);">-static void intel_me_init(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void intel_me_init(struct device *dev)</span><br><span> {</span><br><span>  me_bios_path path = intel_me_path(dev);</span><br><span>      me_bios_payload mbp_data;</span><br><span>@@ -740,7 +740,7 @@</span><br><span>      }</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>    if (!vendor || !device) {</span><br><span>            pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/pch.c b/src/southbridge/intel/bd82x6x/pch.c</span><br><span>index 73c84bb..2608fd4 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/pch.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/pch.c</span><br><span>@@ -36,7 +36,7 @@</span><br><span>        pci_devfn_t dev;</span><br><span>     dev = PCI_DEV(0, 0x1f, 0);</span><br><span> #else</span><br><span style="color: hsl(0, 100%, 40%);">-     device_t dev;</span><br><span style="color: hsl(120, 100%, 40%);">+ struct device *dev;</span><br><span>  dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));</span><br><span> #endif</span><br><span> </span><br><span>@@ -53,7 +53,7 @@</span><br><span>        pci_devfn_t dev;</span><br><span>     dev = PCI_DEV(0, 0x1f, 0);</span><br><span> #else</span><br><span style="color: hsl(0, 100%, 40%);">-     device_t dev;</span><br><span style="color: hsl(120, 100%, 40%);">+ struct device *dev;</span><br><span>  dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));</span><br><span> #endif</span><br><span> </span><br><span>@@ -209,9 +209,9 @@</span><br><span> }</span><br><span> </span><br><span> /* Check if any port in set X to X+3 is enabled */</span><br><span style="color: hsl(0, 100%, 40%);">-static int pch_pcie_check_set_enabled(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static int pch_pcie_check_set_enabled(struct device *dev)</span><br><span> {</span><br><span style="color: hsl(0, 100%, 40%);">-       device_t port;</span><br><span style="color: hsl(120, 100%, 40%);">+        struct device *port;</span><br><span>         int port_func;</span><br><span>       int dev_func = PCI_FUNC(dev->path.pci.devfn);</span><br><span> </span><br><span>@@ -259,7 +259,7 @@</span><br><span> static void pch_pcie_devicetree_update(</span><br><span>                struct southbridge_intel_bd82x6x_config *config)</span><br><span> {</span><br><span style="color: hsl(0, 100%, 40%);">-   device_t dev;</span><br><span style="color: hsl(120, 100%, 40%);">+ struct device *dev;</span><br><span> </span><br><span>      /*</span><br><span>    * hotplug map should also be updated along with their</span><br><span>@@ -313,7 +313,7 @@</span><br><span> }</span><br><span> </span><br><span> /* Special handling for PCIe Root Port devices */</span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_pcie_enable(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_pcie_enable(struct device *dev)</span><br><span> {</span><br><span>    struct southbridge_intel_bd82x6x_config *config = dev->chip_info;</span><br><span>         u32 reg32;</span><br><span>@@ -423,7 +423,7 @@</span><br><span>     }</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-void pch_enable(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+void pch_enable(struct device *dev)</span><br><span> {</span><br><span>    u32 reg32;</span><br><span> </span><br><span>diff --git a/src/southbridge/intel/bd82x6x/pch.h b/src/southbridge/intel/bd82x6x/pch.h</span><br><span>index ebcb058..e8cf811 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/pch.h</span><br><span>+++ b/src/southbridge/intel/bd82x6x/pch.h</span><br><span>@@ -62,7 +62,7 @@</span><br><span> #if !defined(__PRE_RAM__)</span><br><span> #if !defined(__SIMPLE_DEVICE__)</span><br><span> #include "chip.h"</span><br><span style="color: hsl(0, 100%, 40%);">-void pch_enable(device_t dev);</span><br><span style="color: hsl(120, 100%, 40%);">+void pch_enable(struct device *dev);</span><br><span> #endif</span><br><span> int pch_silicon_revision(void);</span><br><span> int pch_silicon_type(void);</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/pci.c b/src/southbridge/intel/bd82x6x/pci.c</span><br><span>index 85e431e..f86d8a01e 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/pci.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/pci.c</span><br><span>@@ -100,7 +100,7 @@</span><br><span>  ich_pci_dev_enable_resources(dev);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>   /* NOTE: This is not the default position! */</span><br><span>        if (!vendor || !device) {</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/pcie.c b/src/southbridge/intel/bd82x6x/pcie.c</span><br><span>index 1f4c157..1e87838 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/pcie.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/pcie.c</span><br><span>@@ -265,13 +265,13 @@</span><br><span>       }</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_pcie_enable(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_pcie_enable(struct device *dev)</span><br><span> {</span><br><span>    /* Power Management init before enumeration */</span><br><span>       pch_pcie_pm_early(dev);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_pciexp_scan_bridge(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_pciexp_scan_bridge(struct device *dev)</span><br><span> {</span><br><span>        struct southbridge_intel_bd82x6x_config *config = dev->chip_info;</span><br><span> </span><br><span>@@ -306,7 +306,7 @@</span><br><span>       return NULL;</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pcie_set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pcie_set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>       /* NOTE: This is not the default position! */</span><br><span>        if (!vendor || !device) {</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/sata.c b/src/southbridge/intel/bd82x6x/sata.c</span><br><span>index d4268da..78c5964 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/sata.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/sata.c</span><br><span>@@ -208,7 +208,7 @@</span><br><span>         pch_iobp_update(0xea00408a, 0xfffffcff, 0x00000100);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void sata_enable(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void sata_enable(struct device *dev)</span><br><span> {</span><br><span>         /* Get the chip configuration */</span><br><span>     config_t *config = dev->chip_info;</span><br><span>@@ -233,7 +233,7 @@</span><br><span>  pci_write_config16(dev, 0x90, map);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void sata_set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void sata_set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>        if (!vendor || !device) {</span><br><span>            pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,</span><br><span>@@ -249,7 +249,7 @@</span><br><span>       return "SATA";</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void sata_fill_ssdt(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void sata_fill_ssdt(struct device *dev)</span><br><span> {</span><br><span>       config_t *config = dev->chip_info;</span><br><span>        generate_sata_ssdt_ports("\\_SB_.PCI0.SATA", config->sata_port_map);</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/smbus.c b/src/southbridge/intel/bd82x6x/smbus.c</span><br><span>index 33908905..e8eec4c 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/smbus.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/smbus.c</span><br><span>@@ -25,7 +25,7 @@</span><br><span> #include <southbridge/intel/common/smbus.h></span><br><span> #include "pch.h"</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void pch_smbus_init(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void pch_smbus_init(struct device *dev)</span><br><span> {</span><br><span>  struct resource *res;</span><br><span>        u16 reg16;</span><br><span>@@ -41,7 +41,7 @@</span><br><span>               outb(SMBUS_SLAVE_ADDR, res->base + SMB_RCV_SLVA);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static int lsmbus_read_byte(device_t dev, u8 address)</span><br><span style="color: hsl(120, 100%, 40%);">+static int lsmbus_read_byte(struct device *dev, u8 address)</span><br><span> {</span><br><span>         u16 device;</span><br><span>  struct resource *res;</span><br><span>@@ -54,7 +54,7 @@</span><br><span>    return do_smbus_read_byte(res->base, device, address);</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static int lsmbus_write_byte(device_t dev, u8 address, u8 val)</span><br><span style="color: hsl(120, 100%, 40%);">+static int lsmbus_write_byte(struct device *dev, u8 address, u8 val)</span><br><span> {</span><br><span>  u16 device;</span><br><span>  struct resource *res;</span><br><span>@@ -72,7 +72,7 @@</span><br><span>    .write_byte     = lsmbus_write_byte,</span><br><span> };</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void smbus_set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void smbus_set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>    if (!vendor || !device) {</span><br><span>            pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,</span><br><span>@@ -87,7 +87,7 @@</span><br><span>         .set_subsystem    = smbus_set_subsystem,</span><br><span> };</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void smbus_read_resources(device_t dev)</span><br><span style="color: hsl(120, 100%, 40%);">+static void smbus_read_resources(struct device *dev)</span><br><span> {</span><br><span>  struct resource *res = new_resource(dev, PCI_BASE_ADDRESS_4);</span><br><span>        res->base = SMBUS_IO_BASE;</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/usb_ehci.c b/src/southbridge/intel/bd82x6x/usb_ehci.c</span><br><span>index b5ce820..4822ec5 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/usb_ehci.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/usb_ehci.c</span><br><span>@@ -74,7 +74,7 @@</span><br><span>       printk(BIOS_DEBUG, "done.\n");</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void usb_ehci_set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void usb_ehci_set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>   u8 access_cntl;</span><br><span> </span><br><span>diff --git a/src/southbridge/intel/bd82x6x/usb_xhci.c b/src/southbridge/intel/bd82x6x/usb_xhci.c</span><br><span>index 6acc63b..9c9d8b5 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/usb_xhci.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/usb_xhci.c</span><br><span>@@ -56,7 +56,7 @@</span><br><span>         return "XHC";</span><br><span> }</span><br><span> </span><br><span style="color: hsl(0, 100%, 40%);">-static void xhci_set_subsystem(device_t dev, unsigned vendor, unsigned device)</span><br><span style="color: hsl(120, 100%, 40%);">+static void xhci_set_subsystem(struct device *dev, unsigned vendor, unsigned device)</span><br><span> {</span><br><span>    if (!vendor || !device) {</span><br><span>            pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,</span><br><span>diff --git a/src/southbridge/intel/bd82x6x/watchdog.c b/src/southbridge/intel/bd82x6x/watchdog.c</span><br><span>index 74f69b0..9a867e4 100644</span><br><span>--- a/src/southbridge/intel/bd82x6x/watchdog.c</span><br><span>+++ b/src/southbridge/intel/bd82x6x/watchdog.c</span><br><span>@@ -28,7 +28,7 @@</span><br><span>   //</span><br><span> void watchdog_off(void)</span><br><span> {</span><br><span style="color: hsl(0, 100%, 40%);">-       device_t dev;</span><br><span style="color: hsl(120, 100%, 40%);">+ struct device *dev;</span><br><span>  unsigned long value, base;</span><br><span> </span><br><span>       /* Turn off the ICH7 watchdog. */</span><br><span></span><br></pre><p>To view, visit <a href="https://review.coreboot.org/26247">change 26247</a>. To unsubscribe, or for help writing mail filters, visit <a href="https://review.coreboot.org/settings">settings</a>.</p><div itemscope itemtype="http://schema.org/EmailMessage"><div itemscope itemprop="action" itemtype="http://schema.org/ViewAction"><link itemprop="url" href="https://review.coreboot.org/26247"/><meta itemprop="name" content="View Change"/></div></div>

<div style="display:none"> Gerrit-Project: coreboot </div>
<div style="display:none"> Gerrit-Branch: master </div>
<div style="display:none"> Gerrit-MessageType: newchange </div>
<div style="display:none"> Gerrit-Change-Id: Ib852d41e43f8c3780bb9e016f0c5fbfa91889691 </div>
<div style="display:none"> Gerrit-Change-Number: 26247 </div>
<div style="display:none"> Gerrit-PatchSet: 1 </div>
<div style="display:none"> Gerrit-Owner: Elyes HAOUAS <ehaouas@noos.fr> </div>